JPH0476038U - - Google Patents
Info
- Publication number
- JPH0476038U JPH0476038U JP11910990U JP11910990U JPH0476038U JP H0476038 U JPH0476038 U JP H0476038U JP 11910990 U JP11910990 U JP 11910990U JP 11910990 U JP11910990 U JP 11910990U JP H0476038 U JPH0476038 U JP H0476038U
- Authority
- JP
- Japan
- Prior art keywords
- lead frame
- die
- wire
- bonded
- lead
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
Landscapes
- Wire Bonding (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP11910990U JPH0476038U (US06815460-20041109-C00097.png) | 1990-11-14 | 1990-11-14 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP11910990U JPH0476038U (US06815460-20041109-C00097.png) | 1990-11-14 | 1990-11-14 |
Publications (1)
Publication Number | Publication Date |
---|---|
JPH0476038U true JPH0476038U (US06815460-20041109-C00097.png) | 1992-07-02 |
Family
ID=31867089
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP11910990U Pending JPH0476038U (US06815460-20041109-C00097.png) | 1990-11-14 | 1990-11-14 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPH0476038U (US06815460-20041109-C00097.png) |
-
1990
- 1990-11-14 JP JP11910990U patent/JPH0476038U/ja active Pending