JPH0424891B2 - - Google Patents
Info
- Publication number
- JPH0424891B2 JPH0424891B2 JP57097903A JP9790382A JPH0424891B2 JP H0424891 B2 JPH0424891 B2 JP H0424891B2 JP 57097903 A JP57097903 A JP 57097903A JP 9790382 A JP9790382 A JP 9790382A JP H0424891 B2 JPH0424891 B2 JP H0424891B2
- Authority
- JP
- Japan
- Prior art keywords
- transfer transistor
- gate
- input terminal
- output terminal
- inverter
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
- 239000002131 composite material Substances 0.000 claims description 19
- 230000001360 synchronised effect Effects 0.000 claims description 13
- 230000002441 reversible effect Effects 0.000 claims description 7
- 230000005669 field effect Effects 0.000 claims description 6
- 238000010586 diagram Methods 0.000 description 7
- 238000000034 method Methods 0.000 description 3
- 229910002056 binary alloy Inorganic materials 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
Classifications
- 
        - H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K23/00—Pulse counters comprising counting chains; Frequency dividers comprising counting chains
- H03K23/40—Gating or clocking signals applied to all stages, i.e. synchronous counters
- H03K23/42—Out-of-phase gating or clocking signals applied to counter stages
 
- 
        - H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K23/00—Pulse counters comprising counting chains; Frequency dividers comprising counting chains
- H03K23/40—Gating or clocking signals applied to all stages, i.e. synchronous counters
- H03K23/42—Out-of-phase gating or clocking signals applied to counter stages
- H03K23/44—Out-of-phase gating or clocking signals applied to counter stages using field-effect transistors
 
Landscapes
- Manipulation Of Pulses (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title | 
|---|---|---|---|
| EP81200648 | 1981-06-12 | 
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date | 
|---|---|---|---|
| JP3308954A Division JPH057153A (ja) | 1981-06-12 | 1991-11-25 | 同一設計の段を具備するダイナミツク同期2進カウンタ | 
Publications (2)
| Publication Number | Publication Date | 
|---|---|
| JPS57212828A JPS57212828A (en) | 1982-12-27 | 
| JPH0424891B2 true JPH0424891B2 (OSRAM) | 1992-04-28 | 
Family
ID=8188131
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date | 
|---|---|---|---|
| JP57097903A Granted JPS57212828A (en) | 1981-06-12 | 1982-06-09 | Dynamic synchronous binary counter with same designed stages | 
Country Status (2)
| Country | Link | 
|---|---|
| US (1) | US4464773A (OSRAM) | 
| JP (1) | JPS57212828A (OSRAM) | 
Family Cites Families (3)
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| DE1249337B (OSRAM) * | 1964-10-27 | 1967-09-07 | ||
| US3437832A (en) * | 1966-05-23 | 1969-04-08 | Nasa | Ring counter | 
| DE2636344A1 (de) * | 1976-08-12 | 1978-02-16 | Bosch Gmbh Robert | Frequenzteilerstufe | 
- 
        1982
        - 1982-05-21 US US06/380,791 patent/US4464773A/en not_active Expired - Fee Related
- 1982-06-09 JP JP57097903A patent/JPS57212828A/ja active Granted
 
Also Published As
| Publication number | Publication date | 
|---|---|
| US4464773A (en) | 1984-08-07 | 
| JPS57212828A (en) | 1982-12-27 | 
Similar Documents
| Publication | Publication Date | Title | 
|---|---|---|
| EP0147598B1 (en) | Clocked differential cascode voltage switch logic circuit | |
| US4710650A (en) | Dual domino CMOS logic circuit, including complementary vectorization and integration | |
| US4595845A (en) | Non-overlapping clock CMOS circuit with two threshold voltages | |
| US4107549A (en) | Ternary logic circuits with CMOS integrated circuits | |
| US5331322A (en) | Current cell for digital-to-analog converter | |
| JPS631779B2 (OSRAM) | ||
| US5664211A (en) | Null convention threshold gate | |
| US4716312A (en) | CMOS logic circuit | |
| GB2123634A (en) | Master-slave flip-flop | |
| US4644185A (en) | Self clocking CMOS latch | |
| US5406142A (en) | Level shifting low to high supply voltage interface circuit | |
| US4387294A (en) | Shift register-latch circuit driven by clocks with half cycle phase deviation and usable with a serial alu | |
| US4420695A (en) | Synchronous priority circuit | |
| GB2211966A (en) | Digital integrated circuit | |
| US5175753A (en) | Counter cell including a latch circuit, control circuit and a pull-up circuit | |
| JPH0424891B2 (OSRAM) | ||
| US3590273A (en) | Four phase logic systems | |
| US6496039B1 (en) | Clocked half-rail differential logic | |
| US6630846B2 (en) | Modified charge recycling differential logic | |
| JPH057153A (ja) | 同一設計の段を具備するダイナミツク同期2進カウンタ | |
| US6828826B1 (en) | Method for clock control of half-rail differential logic | |
| CA1109128A (en) | Ternary logic circuits with cmos integrated circuits | |
| US6661257B2 (en) | Method for clocking charge recycling differential logic | |
| JPH0355912A (ja) | ヒステリシス回路 | |
| JPH0254690B2 (OSRAM) |