JPH0286331A - D/a converter - Google Patents

D/a converter

Info

Publication number
JPH0286331A
JPH0286331A JP23920588A JP23920588A JPH0286331A JP H0286331 A JPH0286331 A JP H0286331A JP 23920588 A JP23920588 A JP 23920588A JP 23920588 A JP23920588 A JP 23920588A JP H0286331 A JPH0286331 A JP H0286331A
Authority
JP
Japan
Prior art keywords
converter
output
switch
analog signal
outputs
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP23920588A
Other languages
Japanese (ja)
Inventor
Masayuki Aoki
青木 政之
Kayoko Shinkawa
新川 佳代子
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Corp
Original Assignee
NEC Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Corp filed Critical NEC Corp
Priority to JP23920588A priority Critical patent/JPH0286331A/en
Publication of JPH0286331A publication Critical patent/JPH0286331A/en
Pending legal-status Critical Current

Links

Landscapes

  • Analogue/Digital Conversion (AREA)

Abstract

PURPOSE:To obtain plural outputs with a D/A converter by providing the D/A converter, plural switches connecting to its output, plural sample-and-hold circuits and a control circuit controlling the D/A converter and the plural switches to this system. CONSTITUTION:When an analog signal subject to D/A conversion is desired to be outputted from an output 12, a switch 3 is selected by a control signal from a control circuit 15 and closed and the analog signal is sampled by a sample-and-hold circuit 6. Then with the switch 3 opened, the analog signal is held. The same output is being outputted from the output 12 via an output buffer 9 till the switch 3 is selected and closed next. This is applied similarly when the analog signal subject to D/A conversion is outputted from outputs 13 and 14.

Description

【発明の詳細な説明】 〔産業上の利用分野〕 本発明は、D/A変換器に関し、特に複数のチャネル出
力を有するD/A変換器に関する。
DETAILED DESCRIPTION OF THE INVENTION [Field of Industrial Application] The present invention relates to a D/A converter, and more particularly to a D/A converter having multiple channel outputs.

〔従来の技術〕[Conventional technology]

従来例について、第2図を参照して説明する。 A conventional example will be explained with reference to FIG.

第2図において、21〜23はディジタル入力、24〜
26は、D/A変換器、27〜29は出力バッファ、3
0〜32は出力である。
In Fig. 2, 21 to 23 are digital inputs, 24 to 23 are digital inputs, and 24 to 23 are digital inputs.
26 is a D/A converter, 27 to 29 are output buffers, 3
0 to 32 are outputs.

ディジタル入力21〜23から入力したディジタル信号
は、D/A変換器24〜26でD/A変換され、出力バ
ッファ27〜29を経て、出力30〜32から出力され
る。
Digital signals inputted from digital inputs 21 to 23 are D/A converted by D/A converters 24 to 26, passed through output buffers 27 to 29, and outputted from outputs 30 to 32.

〔発明が解決しようとする課題〕[Problem to be solved by the invention]

上述した従来のD/A変換器は、1つの出力に対して、
1つのD/A変換器を必要とするので、複数個の出力を
得ようとすると、複数個のD/A変換器を必要とし、ま
た、そのため面積が大きくなり、IC化に適さないとい
う欠点がある。
The conventional D/A converter described above has the following for one output:
Since one D/A converter is required, if you try to obtain multiple outputs, you will need multiple D/A converters, which also increases the area, making it unsuitable for IC implementation. There is.

〔課題を解決するための手段〕[Means to solve the problem]

本発明の多チヤネル出力のD/A変換器は、1個のD/
A変換器とその出力に接続された複数個のスイッチと、
各々のスイッチに接続された複数個のサンプル&ホール
ド回路と、1個のD/A変換器及び複数個のスイッチを
制御する制御回路を有している。
The multi-channel output D/A converter of the present invention has one D/A converter.
A converter and a plurality of switches connected to its output;
It has a plurality of sample and hold circuits connected to each switch, and a control circuit that controls one D/A converter and the plurality of switches.

〔実施例〕〔Example〕

次に本発明について第1図を参照して説明する。 Next, the present invention will be explained with reference to FIG.

第1図において、1はディジタル入力、2はD/A変換
器、3〜5はスイッチ、6〜8はサンプル長ホール1回
路、9〜11は出力バッファ。
In FIG. 1, 1 is a digital input, 2 is a D/A converter, 3 to 5 are switches, 6 to 8 are sample length Hall 1 circuits, and 9 to 11 are output buffers.

12〜14は出力、15は制御回路である。12 to 14 are outputs, and 15 is a control circuit.

ディジタル入力1から入力したディジタル信号は、制御
回路15からの制御信号によりD/A変換器2でD/A
変換される。
The digital signal input from the digital input 1 is converted into a D/A converter 2 by the control signal from the control circuit 15.
converted.

D/A変換されたアナログ信号を出力12から出力させ
たいとき、スイッチ3が制御回路15からの制御信号に
より選択されオンし、サンプル長ホール1回路6により
サンプルされ、スイッチ3がオフしたとき、ホールドさ
れる。次に、スイッチ3が選択されオンする迄、出力バ
ッファ9を経て、出力12から同じ出力が出力される。
When it is desired to output a D/A converted analog signal from the output 12, the switch 3 is selected and turned on by the control signal from the control circuit 15, sampled by the sample length Hall 1 circuit 6, and when the switch 3 is turned off, will be held. Next, the same output is output from the output 12 via the output buffer 9 until the switch 3 is selected and turned on.

D/A変換されたアナログ信号を出力13及び14から
出力させたいときも同様である。
The same applies when it is desired to output D/A converted analog signals from the outputs 13 and 14.

〔発明の効果〕〔Effect of the invention〕

以上説明したように本発明は、1個のD/A変換器とそ
の出力に接続された複数個のスイッチと、各々のスイッ
チに接続された複数個のサンプル長ホール1回路と、1
個のD/A変換器及び複数個のスイッチを制御する制御
回路を有することにより、1個のD/A変換器で複数個
の出力を得ることができるという効果があり、面積を小
さくできるのでIC化にも適する。
As explained above, the present invention includes one D/A converter, a plurality of switches connected to its output, a plurality of sample length Hall 1 circuits connected to each switch, and one D/A converter.
By having a control circuit that controls multiple D/A converters and multiple switches, there is an effect that multiple outputs can be obtained with one D/A converter, and the area can be reduced. Also suitable for IC implementation.

【図面の簡単な説明】[Brief explanation of drawings]

第1図は本発明の一実施例のブロック図、第2図は従来
例ブロック図である。 1・・・・・・ディジタル入力、2・・・・・・D/A
変換器、3.4.5・・・・・・スイッチ、6,7.8
・・・・・・サンプル長ホール1回路、9,10.11
・・・・・・出力バッファ、12.13.14・・・・
・:出力、15・・・・・・制御回路、21,22.2
3・・・・・・ディジタル入力、24゜25.26・・
・・・・D/A変換器、27,28.29・・・・・・
出力バッファ、30,31.32・・・・・・出力。 代理人 弁理士  内 原   晋 (ト″:へ\→べく
FIG. 1 is a block diagram of an embodiment of the present invention, and FIG. 2 is a block diagram of a conventional example. 1...Digital input, 2...D/A
Converter, 3.4.5...Switch, 6,7.8
...Sample length Hall 1 circuit, 9, 10.11
...Output buffer, 12.13.14...
・:Output, 15... Control circuit, 21, 22.2
3...Digital input, 24°25.26...
...D/A converter, 27, 28.29...
Output buffer, 30, 31. 32... Output. Agent: Susumu Uchihara, patent attorney

Claims (1)

【特許請求の範囲】[Claims] 1個のD/A変換器の出力に接続された複数個のスイッ
チと、前記複数個のスイッチの各々に接続された複数個
のサンプル・ホールド回路と、前記D/A変換器と前記
複数個のスイッチを制御する制御回路とを有するD/A
変換器。
a plurality of switches connected to the output of one D/A converter; a plurality of sample-and-hold circuits connected to each of the plurality of switches; the D/A converter and the plurality of sample-and-hold circuits; A D/A having a control circuit that controls the switch of
converter.
JP23920588A 1988-09-22 1988-09-22 D/a converter Pending JPH0286331A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP23920588A JPH0286331A (en) 1988-09-22 1988-09-22 D/a converter

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP23920588A JPH0286331A (en) 1988-09-22 1988-09-22 D/a converter

Publications (1)

Publication Number Publication Date
JPH0286331A true JPH0286331A (en) 1990-03-27

Family

ID=17041298

Family Applications (1)

Application Number Title Priority Date Filing Date
JP23920588A Pending JPH0286331A (en) 1988-09-22 1988-09-22 D/a converter

Country Status (1)

Country Link
JP (1) JPH0286331A (en)

Similar Documents

Publication Publication Date Title
JPH0418723B2 (en)
JPH0286331A (en) D/a converter
JPS6316710A (en) Latch circuit
JPS5820028A (en) Code converter
JPH028927A (en) Analog input/output device
JPH03237821A (en) Signal converter
JPH02105629A (en) A/d conversion system
KR960016813B1 (en) Multi-channel digital/analog converter
JPH0715326A (en) Signal converter
JPH02274015A (en) Double sample-hold circuit
JPH0338703A (en) Analog signal input/output device
SU1175026A1 (en) Multichannel switching device
JPH0514203A (en) Digital/analog conversion circuit
JPS5762627A (en) Analogue-digital converter
JP2634885B2 (en) Audio signal switching device
JPS61272820A (en) Signal input system
SU1195260A1 (en) Input device
JPS61125700A (en) Measuring input unit
JPH01160113A (en) Analog digital converter
JPS59177641A (en) Input taking-in device
JPS59223021A (en) Analog input/output device
JPS6165625A (en) Sharing ic for a/d conversion and d/a conversion
JPH0637640A (en) Digital-analog conversion circuit
JPS58213524A (en) Digital-analog converter
JPH01128643A (en) Digital data selector circuit