JPH02143659U - - Google Patents
Info
- Publication number
- JPH02143659U JPH02143659U JP4966189U JP4966189U JPH02143659U JP H02143659 U JPH02143659 U JP H02143659U JP 4966189 U JP4966189 U JP 4966189U JP 4966189 U JP4966189 U JP 4966189U JP H02143659 U JPH02143659 U JP H02143659U
- Authority
- JP
- Japan
- Prior art keywords
- processor
- slave
- interrupt
- master processor
- master
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Landscapes
- Multi Processors (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP4966189U JPH02143659U (enExample) | 1989-04-28 | 1989-04-28 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP4966189U JPH02143659U (enExample) | 1989-04-28 | 1989-04-28 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| JPH02143659U true JPH02143659U (enExample) | 1990-12-05 |
Family
ID=31567548
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP4966189U Pending JPH02143659U (enExample) | 1989-04-28 | 1989-04-28 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPH02143659U (enExample) |
-
1989
- 1989-04-28 JP JP4966189U patent/JPH02143659U/ja active Pending
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US5862375A (en) | System for effecting communications between a computing device and a plurality of peripheral devices | |
| JPH02143659U (enExample) | ||
| JPH02143660U (enExample) | ||
| US5341508A (en) | Processing unit having multiple synchronous bus for sharing access and regulating system bus access to synchronous bus | |
| JPH0114616B2 (enExample) | ||
| JPH0164740U (enExample) | ||
| JPH0284955U (enExample) | ||
| JPH01164551U (enExample) | ||
| JPH02108142U (enExample) | ||
| JPS63179548U (enExample) | ||
| JOHNSON | A class of real-time virtual memory system: A multi-faceted approach to computer system design[Ph. D. Thesis] | |
| JPH03127907U (enExample) | ||
| JPH0473256U (enExample) | ||
| JPH0292541U (enExample) | ||
| JPS63127361A (ja) | デ−タ処理装置 | |
| JPH01175347U (enExample) | ||
| JPH0232450A (ja) | キャッシュメモリ制御方式 | |
| JPH0273245U (enExample) | ||
| JPH0214152U (enExample) | ||
| JPH0377544U (enExample) | ||
| JPS60157654A (ja) | プロセツサ結合方式 | |
| JPH0259836A (ja) | データ処理方式 | |
| JPS6151548U (enExample) | ||
| JPH02149444U (enExample) | ||
| JPH04324561A (ja) | Dma情報のポーリング制御装置 |