JPH01143127U - - Google Patents

Info

Publication number
JPH01143127U
JPH01143127U JP3917288U JP3917288U JPH01143127U JP H01143127 U JPH01143127 U JP H01143127U JP 3917288 U JP3917288 U JP 3917288U JP 3917288 U JP3917288 U JP 3917288U JP H01143127 U JPH01143127 U JP H01143127U
Authority
JP
Japan
Prior art keywords
semiconductor substrate
bonding pad
polycrystalline silicon
insulating film
utility
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP3917288U
Other languages
English (en)
Japanese (ja)
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed filed Critical
Priority to JP3917288U priority Critical patent/JPH01143127U/ja
Publication of JPH01143127U publication Critical patent/JPH01143127U/ja
Pending legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05005Structure
    • H01L2224/05009Bonding area integrally formed with a via connection of the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05075Plural internal layers
    • H01L2224/0508Plural internal layers being stacked
    • H01L2224/05082Two-layer arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05556Shape in side view

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Wire Bonding (AREA)
JP3917288U 1988-03-24 1988-03-24 Pending JPH01143127U (de)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP3917288U JPH01143127U (de) 1988-03-24 1988-03-24

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP3917288U JPH01143127U (de) 1988-03-24 1988-03-24

Publications (1)

Publication Number Publication Date
JPH01143127U true JPH01143127U (de) 1989-10-02

Family

ID=31265685

Family Applications (1)

Application Number Title Priority Date Filing Date
JP3917288U Pending JPH01143127U (de) 1988-03-24 1988-03-24

Country Status (1)

Country Link
JP (1) JPH01143127U (de)

Similar Documents

Publication Publication Date Title
JPH01143127U (de)
JPH02133308U (de)
JPH0369232U (de)
JPH0217842U (de)
JPH0187547U (de)
JPS6364035U (de)
JPH01104029U (de)
JPS62122359U (de)
JPS6310551U (de)
JPS6387833U (de)
JPH02102727U (de)
JPS61183540U (de)
JPS6370165U (de)
JPS6172850U (de)
JPH0474425U (de)
JPS61203561U (de)
JPH0173935U (de)
JPS6217170U (de)
JPS61168067U (de)
JPS6255351U (de)
JPH0395639U (de)
JPH0262734U (de)
JPH0455142U (de)
JPH0245633U (de)
JPS6170941U (de)