JPH01100544U - - Google Patents
Info
- Publication number
- JPH01100544U JPH01100544U JP19583787U JP19583787U JPH01100544U JP H01100544 U JPH01100544 U JP H01100544U JP 19583787 U JP19583787 U JP 19583787U JP 19583787 U JP19583787 U JP 19583787U JP H01100544 U JPH01100544 U JP H01100544U
- Authority
- JP
- Japan
- Prior art keywords
- circuit
- write
- read
- memories
- frame
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 230000015654 memory Effects 0.000 claims description 4
- 238000010586 diagram Methods 0.000 description 2
Landscapes
- Time-Division Multiplex Systems (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP19583787U JPH01100544U (OSRAM) | 1987-12-25 | 1987-12-25 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP19583787U JPH01100544U (OSRAM) | 1987-12-25 | 1987-12-25 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| JPH01100544U true JPH01100544U (OSRAM) | 1989-07-06 |
Family
ID=31486493
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP19583787U Pending JPH01100544U (OSRAM) | 1987-12-25 | 1987-12-25 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPH01100544U (OSRAM) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO1991001601A1 (fr) * | 1989-07-19 | 1991-02-07 | Hitachi, Ltd. | Dispositif d'alignement de blocs, son procede de commande et appareil prevu a cet effet |
-
1987
- 1987-12-25 JP JP19583787U patent/JPH01100544U/ja active Pending
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO1991001601A1 (fr) * | 1989-07-19 | 1991-02-07 | Hitachi, Ltd. | Dispositif d'alignement de blocs, son procede de commande et appareil prevu a cet effet |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JPH01100544U (OSRAM) | ||
| JPS59192706U (ja) | パラメ−タ設定装置 | |
| JPS6413568U (OSRAM) | ||
| JPS62120460U (OSRAM) | ||
| JPS62101195U (OSRAM) | ||
| JPS6223349U (OSRAM) | ||
| JPS63118646U (OSRAM) | ||
| JPS5999556U (ja) | 位相同期回路 | |
| JPS62121652U (OSRAM) | ||
| JPS63103151U (OSRAM) | ||
| JPS62187500U (OSRAM) | ||
| JPH03127947U (OSRAM) | ||
| JPH0168504U (OSRAM) | ||
| JPH03116446U (OSRAM) | ||
| JPS60111445U (ja) | 給湯器の遠隔制御装置 | |
| JPH03110527U (OSRAM) | ||
| JPH022751U (OSRAM) | ||
| JPS6093200U (ja) | ダイナミツクメモリアクセス回路 | |
| JPS63146400U (OSRAM) | ||
| JPH0246998U (OSRAM) | ||
| JPS6087050U (ja) | デ−タ転送制御装置 | |
| JPS60139373U (ja) | デ−タ出力装置 | |
| JPH01144943U (OSRAM) | ||
| JPS61119199U (OSRAM) | ||
| JPS58140599U (ja) | ダイナミツクランダムアクセスメモリ制御回路 |