JP6235758B2 - 周波数および電力管理 - Google Patents
周波数および電力管理 Download PDFInfo
- Publication number
- JP6235758B2 JP6235758B2 JP2017511754A JP2017511754A JP6235758B2 JP 6235758 B2 JP6235758 B2 JP 6235758B2 JP 2017511754 A JP2017511754 A JP 2017511754A JP 2017511754 A JP2017511754 A JP 2017511754A JP 6235758 B2 JP6235758 B2 JP 6235758B2
- Authority
- JP
- Japan
- Prior art keywords
- state
- power
- block
- wake
- time
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/44—Arrangements for executing specific programs
- G06F9/445—Program loading or initiating
- G06F9/44505—Configuring for program initiating, e.g. using registry, configuration files
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/382—Information transfer, e.g. on bus using universal interface adapter
- G06F13/385—Information transfer, e.g. on bus using universal interface adapter for adaptation of a particular data processing system to different peripheral devices
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/26—Power supply means, e.g. regulation thereof
- G06F1/32—Means for saving power
- G06F1/3203—Power management, i.e. event-based initiation of a power-saving mode
- G06F1/3234—Power saving characterised by the action undertaken
- G06F1/3296—Power saving characterised by the action undertaken by lowering the supply or operating voltage
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/42—Bus transfer protocol, e.g. handshake; Synchronisation
- G06F13/4204—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus
- G06F13/4208—Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a system bus, e.g. VME bus, Futurebus, Multibus
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02D—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
- Y02D10/00—Energy efficient computing, e.g. low power processors, power management or thermal management
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Software Systems (AREA)
- Power Sources (AREA)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/479,123 | 2014-09-05 | ||
| US14/479,123 US9733957B2 (en) | 2014-09-05 | 2014-09-05 | Frequency and power management |
| PCT/US2015/040888 WO2016036442A1 (en) | 2014-09-05 | 2015-07-17 | Frequency and power management |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JP2017527038A JP2017527038A (ja) | 2017-09-14 |
| JP2017527038A5 JP2017527038A5 (enExample) | 2017-10-26 |
| JP6235758B2 true JP6235758B2 (ja) | 2017-11-22 |
Family
ID=53836815
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2017511754A Expired - Fee Related JP6235758B2 (ja) | 2014-09-05 | 2015-07-17 | 周波数および電力管理 |
Country Status (5)
| Country | Link |
|---|---|
| US (1) | US9733957B2 (enExample) |
| EP (1) | EP3189441A1 (enExample) |
| JP (1) | JP6235758B2 (enExample) |
| CN (1) | CN106716390A (enExample) |
| WO (1) | WO2016036442A1 (enExample) |
Families Citing this family (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10198204B2 (en) * | 2016-06-01 | 2019-02-05 | Advanced Micro Devices, Inc. | Self refresh state machine MOP array |
| US10331195B2 (en) * | 2016-06-06 | 2019-06-25 | Qualcomm Incorporated | Power and performance aware memory-controller voting mechanism |
| US10409357B1 (en) * | 2016-09-30 | 2019-09-10 | Cadence Design Systems, Inc. | Command-oriented low power control method of high-bandwidth-memory system |
| US11231769B2 (en) * | 2017-03-06 | 2022-01-25 | Facebook Technologies, Llc | Sequencer-based protocol adapter |
| US10296069B2 (en) | 2017-06-27 | 2019-05-21 | Qualcomm Incorporated | Bandwidth-monitored frequency hopping within a selected DRAM operating point |
| US10628049B2 (en) * | 2017-07-12 | 2020-04-21 | Sandisk Technologies Llc | Systems and methods for on-die control of memory command, timing, and/or control signals |
| US10691195B2 (en) | 2018-02-28 | 2020-06-23 | Qualcomm Incorporated | Selective coupling of memory to voltage rails based on operating mode of processor |
| US11231941B2 (en) | 2019-06-04 | 2022-01-25 | Microsoft Technology Licensing, Llc | Systems and methods for hardware initialization |
| JP7503018B2 (ja) * | 2021-03-30 | 2024-06-19 | 本田技研工業株式会社 | 車載電子システム、車両、制御方法、及びプログラム |
Family Cites Families (19)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20030046396A1 (en) | 2000-03-03 | 2003-03-06 | Richter Roger K. | Systems and methods for managing resource utilization in information management environments |
| CN1313903C (zh) * | 2003-09-02 | 2007-05-02 | 华为技术有限公司 | 获取物理层芯片状态信息的方法及装置 |
| JP2006018388A (ja) * | 2004-06-30 | 2006-01-19 | Toshiba Corp | 情報処理装置、記憶装置およびパワーマネージメント方法 |
| JP2006072698A (ja) * | 2004-09-02 | 2006-03-16 | Matsushita Electric Ind Co Ltd | 省電力対応装置 |
| CN101523364A (zh) * | 2006-08-18 | 2009-09-02 | Nxp股份有限公司 | Mac和phy接口配置 |
| JP4517312B2 (ja) | 2008-07-08 | 2010-08-04 | ソニー株式会社 | メモリアクセス制御装置および撮像装置 |
| JP2010074303A (ja) * | 2008-09-16 | 2010-04-02 | Ricoh Co Ltd | 画像形成装置及び起動制御方法 |
| US20100138684A1 (en) | 2008-12-02 | 2010-06-03 | International Business Machines Corporation | Memory system with dynamic supply voltage scaling |
| JP4877347B2 (ja) * | 2009-03-25 | 2012-02-15 | ブラザー工業株式会社 | ネットワーク装置 |
| EP2302519B1 (en) | 2009-09-09 | 2013-01-16 | ST-Ericsson SA | Dynamic frequency memory control |
| KR101082333B1 (ko) * | 2009-12-21 | 2011-11-10 | 전자부품연구원 | 물리계층 동작상태 제어장치 및 방법 |
| US8732495B2 (en) | 2010-08-31 | 2014-05-20 | Integrated Device Technology, Inc. | Systems, apparatuses and methods for dynamic voltage and frequency control of components used in a computer system |
| US8356155B2 (en) * | 2010-09-13 | 2013-01-15 | Advanced Micro Devices, Inc. | Dynamic RAM Phy interface with configurable power states |
| US8395416B2 (en) * | 2010-09-21 | 2013-03-12 | Intel Corporation | Incorporating an independent logic block in a system-on-a-chip |
| US8806245B2 (en) | 2010-11-04 | 2014-08-12 | Apple Inc. | Memory read timing margin adjustment for a plurality of memory arrays according to predefined delay tables |
| JP6184064B2 (ja) * | 2012-07-19 | 2017-08-23 | インターナショナル・ビジネス・マシーンズ・コーポレーションInternational Business Machines Corporation | メモリサブシステム、コンピュータ・システム |
| TWI500292B (zh) * | 2012-11-08 | 2015-09-11 | Realtek Semiconductor Corp | 具有節能功能的網路通訊裝置及方法 |
| JP6101645B2 (ja) * | 2014-01-30 | 2017-03-22 | 京セラドキュメントソリューションズ株式会社 | 画像形成装置 |
| US9477289B2 (en) * | 2014-03-25 | 2016-10-25 | Advanced Micro Devices, Inc. | Dynamic power allocation based on PHY power estimation |
-
2014
- 2014-09-05 US US14/479,123 patent/US9733957B2/en not_active Expired - Fee Related
-
2015
- 2015-07-17 JP JP2017511754A patent/JP6235758B2/ja not_active Expired - Fee Related
- 2015-07-17 CN CN201580047400.0A patent/CN106716390A/zh active Pending
- 2015-07-17 WO PCT/US2015/040888 patent/WO2016036442A1/en not_active Ceased
- 2015-07-17 EP EP15750501.7A patent/EP3189441A1/en not_active Withdrawn
Also Published As
| Publication number | Publication date |
|---|---|
| JP2017527038A (ja) | 2017-09-14 |
| US9733957B2 (en) | 2017-08-15 |
| CN106716390A (zh) | 2017-05-24 |
| EP3189441A1 (en) | 2017-07-12 |
| US20160070582A1 (en) | 2016-03-10 |
| WO2016036442A1 (en) | 2016-03-10 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP6235758B2 (ja) | 周波数および電力管理 | |
| US10585448B2 (en) | Low power autonomous peripheral management | |
| CN103576833B (zh) | 存储器控制器的训练、功率门控和动态频率改变 | |
| KR101442791B1 (ko) | 통신 포트에 대한 가변 클록 게이팅 히스테리시스를 채용하는 장치 및 방법들 | |
| US20130067258A1 (en) | Data processor and electronic control unit | |
| KR101740338B1 (ko) | 디지털 시스템에서 동적 클럭 제어 장치 및 방법 | |
| US7752373B2 (en) | System and method for controlling memory operations | |
| US9697145B2 (en) | Memory interface system | |
| KR20180121531A (ko) | 최적의 퍼포먼스 및 전력 절약을 위한 적응적 주변 컴포넌트 상호접속 익스프레스 링크 하위상태 개시 | |
| US11644884B2 (en) | Controlling a processor clock | |
| TWI553549B (zh) | 包括多個不同處理器核心之處理器 | |
| KR20040012964A (ko) | 캐시 메모리 버스트 싸이클 동안 버스 중재를 제어하는시스템 및 방법 | |
| JP3954011B2 (ja) | サブシステム間で通信するための方法およびコンピュータ・システム | |
| US9841804B2 (en) | Clocking a processor | |
| TWI470410B (zh) | 電子系統及其電源管理方法 | |
| US8868956B1 (en) | System-on-chip with feedback loop for processor frequency control | |
| KR100747714B1 (ko) | 전자 장치에서 클록 속도를 관리하는 시스템 및 방법 | |
| JP6425492B2 (ja) | 情報処理装置、情報処理方法およびプログラム | |
| US8127161B2 (en) | Data processing apparatus | |
| US7864183B1 (en) | Dynamic switching of memory termination characteristics in a graphics system | |
| US10042406B2 (en) | Semiconductor device | |
| KR20240165956A (ko) | 반도체 디바이스 동작 모드 관리 | |
| JP7069036B2 (ja) | 動的クロックゲーティング周波数スケーリング | |
| TW202541039A (zh) | 記憶體校準及邊限檢查 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20170307 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20170914 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20170914 |
|
| A871 | Explanation of circumstances concerning accelerated examination |
Free format text: JAPANESE INTERMEDIATE CODE: A871 Effective date: 20170914 |
|
| A975 | Report on accelerated examination |
Free format text: JAPANESE INTERMEDIATE CODE: A971005 Effective date: 20170921 |
|
| TRDD | Decision of grant or rejection written | ||
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20171002 |
|
| A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20171026 |
|
| R150 | Certificate of patent or registration of utility model |
Ref document number: 6235758 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
| LAPS | Cancellation because of no payment of annual fees |