JP2015536494A - プロセッサのアーキテクチャ状態をキャッシュ階層に保存する方法および装置 - Google Patents
プロセッサのアーキテクチャ状態をキャッシュ階層に保存する方法および装置 Download PDFInfo
- Publication number
- JP2015536494A JP2015536494A JP2015537784A JP2015537784A JP2015536494A JP 2015536494 A JP2015536494 A JP 2015536494A JP 2015537784 A JP2015537784 A JP 2015537784A JP 2015537784 A JP2015537784 A JP 2015537784A JP 2015536494 A JP2015536494 A JP 2015536494A
- Authority
- JP
- Japan
- Prior art keywords
- cache
- level
- processing unit
- processor
- hierarchy
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/44—Arrangements for executing specific programs
- G06F9/4401—Bootstrapping
- G06F9/4418—Suspend and resume; Hibernate and awake
Landscapes
- Engineering & Computer Science (AREA)
- Software Systems (AREA)
- Theoretical Computer Science (AREA)
- Computer Security & Cryptography (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Memory System Of A Hierarchy Structure (AREA)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/653,744 US20140108734A1 (en) | 2012-10-17 | 2012-10-17 | Method and apparatus for saving processor architectural state in cache hierarchy |
| US13/653,744 | 2012-10-17 | ||
| PCT/US2013/065178 WO2014062764A1 (en) | 2012-10-17 | 2013-10-16 | Method and apparatus for saving processor architectural state in cache hierarchy |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| JP2015536494A true JP2015536494A (ja) | 2015-12-21 |
Family
ID=49517688
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2015537784A Pending JP2015536494A (ja) | 2012-10-17 | 2013-10-16 | プロセッサのアーキテクチャ状態をキャッシュ階層に保存する方法および装置 |
Country Status (7)
| Country | Link |
|---|---|
| US (1) | US20140108734A1 (enExample) |
| EP (1) | EP2909714A1 (enExample) |
| JP (1) | JP2015536494A (enExample) |
| KR (1) | KR20150070179A (enExample) |
| CN (1) | CN104756071A (enExample) |
| IN (1) | IN2015DN03134A (enExample) |
| WO (1) | WO2014062764A1 (enExample) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2019530112A (ja) * | 2016-09-06 | 2019-10-17 | アドバンスト・マイクロ・ディバイシズ・インコーポレイテッドAdvanced Micro Devices Incorporated | 遅延キャッシュの利用のためのシステム及び方法 |
| JP2020517006A (ja) * | 2017-04-04 | 2020-06-11 | ハイロ テクノロジーズ リミテッド | 装置間接続を組み込むニューラルネットワークプロセッサ |
Families Citing this family (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9158693B2 (en) | 2011-10-31 | 2015-10-13 | Intel Corporation | Dynamically controlling cache size to maximize energy efficiency |
| DE112012007119T5 (de) * | 2012-12-26 | 2015-07-30 | Intel Corporation | Threadmigration-Unterstützung für Kerne unterschiedlicher Architektur |
| US9367114B2 (en) * | 2013-03-11 | 2016-06-14 | Intel Corporation | Controlling operating voltage of a processor |
| US9262322B2 (en) * | 2013-09-17 | 2016-02-16 | Advanced Micro Devices, Inc. | Method and apparatus for storing a processor architectural state in cache memory |
| US9891695B2 (en) * | 2015-06-26 | 2018-02-13 | Intel Corporation | Flushing and restoring core memory content to external memory |
| US10373285B2 (en) * | 2017-04-09 | 2019-08-06 | Intel Corporation | Coarse grain coherency |
| US10325341B2 (en) | 2017-04-21 | 2019-06-18 | Intel Corporation | Handling pipeline submissions across many compute units |
| US10970080B2 (en) | 2018-02-08 | 2021-04-06 | Marvell Asia Pte, Ltd. | Systems and methods for programmable hardware architecture for machine learning |
| US10929779B1 (en) * | 2018-05-22 | 2021-02-23 | Marvell Asia Pte, Ltd. | Architecture to support synchronization between core and inference engine for machine learning |
| US10891136B1 (en) | 2018-05-22 | 2021-01-12 | Marvell Asia Pte, Ltd. | Data transmission between memory and on chip memory of inference engine for machine learning via a single data gathering instruction |
| US10929760B1 (en) | 2018-05-22 | 2021-02-23 | Marvell Asia Pte, Ltd. | Architecture for table-based mathematical operations for inference acceleration in machine learning |
| US11016801B1 (en) | 2018-05-22 | 2021-05-25 | Marvell Asia Pte, Ltd. | Architecture to support color scheme-based synchronization for machine learning |
| US10929778B1 (en) | 2018-05-22 | 2021-02-23 | Marvell Asia Pte, Ltd. | Address interleaving for machine learning |
| US10997510B1 (en) | 2018-05-22 | 2021-05-04 | Marvell Asia Pte, Ltd. | Architecture to support tanh and sigmoid operations for inference acceleration in machine learning |
Family Cites Families (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5860106A (en) * | 1995-07-13 | 1999-01-12 | Intel Corporation | Method and apparatus for dynamically adjusting power/performance characteristics of a memory subsystem |
| US7412565B2 (en) * | 2003-08-18 | 2008-08-12 | Intel Corporation | Memory optimization for a computer system having a hibernation mode |
| US7139909B2 (en) * | 2003-10-16 | 2006-11-21 | International Business Machines Corporation | Technique for system initial program load or boot-up of electronic devices and systems |
| US7539819B1 (en) * | 2005-10-31 | 2009-05-26 | Sun Microsystems, Inc. | Cache operations with hierarchy control |
| US7958312B2 (en) * | 2005-11-15 | 2011-06-07 | Oracle America, Inc. | Small and power-efficient cache that can provide data for background DMA devices while the processor is in a low-power state |
| US7606976B2 (en) * | 2006-10-27 | 2009-10-20 | Advanced Micro Devices, Inc. | Dynamically scalable cache architecture |
| US20100274972A1 (en) * | 2008-11-24 | 2010-10-28 | Boris Babayan | Systems, methods, and apparatuses for parallel computing |
| US8117498B1 (en) * | 2010-07-27 | 2012-02-14 | Advanced Micro Devices, Inc. | Mechanism for maintaining cache soft repairs across power state transitions |
| US8751745B2 (en) * | 2010-08-11 | 2014-06-10 | Advanced Micro Devices, Inc. | Method for concurrent flush of L1 and L2 caches |
| US20130262780A1 (en) * | 2012-03-30 | 2013-10-03 | Srilatha Manne | Apparatus and Method for Fast Cache Shutdown |
-
2012
- 2012-10-17 US US13/653,744 patent/US20140108734A1/en not_active Abandoned
-
2013
- 2013-10-16 WO PCT/US2013/065178 patent/WO2014062764A1/en not_active Ceased
- 2013-10-16 KR KR1020157010040A patent/KR20150070179A/ko not_active Withdrawn
- 2013-10-16 JP JP2015537784A patent/JP2015536494A/ja active Pending
- 2013-10-16 CN CN201380054057.3A patent/CN104756071A/zh active Pending
- 2013-10-16 EP EP13786035.9A patent/EP2909714A1/en not_active Withdrawn
- 2013-10-16 IN IN3134DEN2015 patent/IN2015DN03134A/en unknown
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2019530112A (ja) * | 2016-09-06 | 2019-10-17 | アドバンスト・マイクロ・ディバイシズ・インコーポレイテッドAdvanced Micro Devices Incorporated | 遅延キャッシュの利用のためのシステム及び方法 |
| JP2020517006A (ja) * | 2017-04-04 | 2020-06-11 | ハイロ テクノロジーズ リミテッド | 装置間接続を組み込むニューラルネットワークプロセッサ |
| JP7108268B2 (ja) | 2017-04-04 | 2022-07-28 | ハイロ テクノロジーズ リミテッド | 装置間接続を組み込むニューラルネットワークプロセッサ |
Also Published As
| Publication number | Publication date |
|---|---|
| EP2909714A1 (en) | 2015-08-26 |
| WO2014062764A1 (en) | 2014-04-24 |
| CN104756071A (zh) | 2015-07-01 |
| IN2015DN03134A (enExample) | 2015-10-02 |
| KR20150070179A (ko) | 2015-06-24 |
| US20140108734A1 (en) | 2014-04-17 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP2015536494A (ja) | プロセッサのアーキテクチャ状態をキャッシュ階層に保存する方法および装置 | |
| US9383801B2 (en) | Methods and apparatus related to processor sleep states | |
| US9262322B2 (en) | Method and apparatus for storing a processor architectural state in cache memory | |
| US10534419B2 (en) | Independent power control of processing cores | |
| US9442557B2 (en) | Using a linear prediction to configure an idle state of an entity in a computing device | |
| CN1442772B (zh) | 在执行实时应用的同时实现节电的方法 | |
| US11467650B2 (en) | Selecting a low power state in an electronic device | |
| JP7232644B2 (ja) | 仮想アドレスから物理アドレスへの変換を実行する入出力メモリ管理ユニットにおける複数のメモリ素子の使用 | |
| JP2019530112A (ja) | 遅延キャッシュの利用のためのシステム及び方法 | |
| JP2015515687A (ja) | 高速キャッシュシャットダウンのための装置および方法 | |
| US11989131B2 (en) | Storage array invalidation maintenance | |
| US20140059371A1 (en) | Power management of multiple compute units sharing a cache | |
| CN110119363A (zh) | 零功率状态下的低延迟引导 | |
| US20160342354A1 (en) | Saving the Architectural State of a Computing Device using Sectors | |
| JP6196315B2 (ja) | ストア再生ポリシー | |
| Zhang et al. | Accelerate context switch by racetrack-SRAM hybrid cells | |
| JP2013003934A (ja) | メモリ管理方法、計算機及びメモリ管理プログラム |