JP2010524133A5 - - Google Patents
Download PDFInfo
- Publication number
- JP2010524133A5 JP2010524133A5 JP2010503112A JP2010503112A JP2010524133A5 JP 2010524133 A5 JP2010524133 A5 JP 2010524133A5 JP 2010503112 A JP2010503112 A JP 2010503112A JP 2010503112 A JP2010503112 A JP 2010503112A JP 2010524133 A5 JP2010524133 A5 JP 2010524133A5
- Authority
- JP
- Japan
- Prior art keywords
- shadow copy
- transaction
- commit
- transactions
- computer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US11/786,174 US7908255B2 (en) | 2007-04-11 | 2007-04-11 | Transactional memory using buffered writes and enforced serialization order |
| PCT/US2008/056873 WO2008127821A1 (en) | 2007-04-11 | 2008-03-13 | Transactional memory using buffered writes and enforced serialization order |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JP2010524133A JP2010524133A (ja) | 2010-07-15 |
| JP2010524133A5 true JP2010524133A5 (enExample) | 2011-08-11 |
Family
ID=39854682
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2010503112A Pending JP2010524133A (ja) | 2007-04-11 | 2008-03-13 | バッファリングされた書込みおよび強制的直列化順序を使用するトランザクショナルメモリ |
Country Status (7)
| Country | Link |
|---|---|
| US (1) | US7908255B2 (enExample) |
| EP (1) | EP2150900B1 (enExample) |
| JP (1) | JP2010524133A (enExample) |
| CN (1) | CN101652761B (enExample) |
| BR (1) | BRPI0809078A2 (enExample) |
| TW (1) | TWI352312B (enExample) |
| WO (1) | WO2008127821A1 (enExample) |
Families Citing this family (36)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8396937B1 (en) * | 2007-04-30 | 2013-03-12 | Oracle America, Inc. | Efficient hardware scheme to support cross-cluster transactional memory |
| US7945741B2 (en) * | 2007-07-09 | 2011-05-17 | International Business Machines Corporation | Reservation required transactions |
| US8230409B2 (en) * | 2007-09-28 | 2012-07-24 | International Business Machines Corporation | Code optimization when using multiple reader locks and a non-reader lock |
| US8065490B2 (en) * | 2007-09-28 | 2011-11-22 | Intel Corporation | Hardware acceleration of strongly atomic software transactional memory |
| US8140497B2 (en) * | 2007-12-31 | 2012-03-20 | Oracle America, Inc. | System and method for implementing nonblocking zero-indirection transactional memory |
| US8769514B2 (en) * | 2008-06-27 | 2014-07-01 | Microsoft Corporation | Detecting race conditions with a software transactional memory system |
| US8073778B2 (en) | 2008-09-11 | 2011-12-06 | Linden Research, Inc. | Scalable distributed transaction manager for multi-host transactions |
| US10210018B2 (en) * | 2008-12-24 | 2019-02-19 | Intel Corporation | Optimizing quiescence in a software transactional memory (STM) system |
| US9274855B2 (en) | 2008-12-24 | 2016-03-01 | Intel Corporation | Optimization for safe elimination of weak atomicity overhead |
| US20100228929A1 (en) * | 2009-03-09 | 2010-09-09 | Microsoft Corporation | Expedited completion of a transaction in stm |
| US8595446B2 (en) * | 2009-11-25 | 2013-11-26 | Oracle America, Inc. | System and method for performing dynamic mixed mode read validation in a software transactional memory |
| US8095824B2 (en) | 2009-12-15 | 2012-01-10 | Intel Corporation | Performing mode switching in an unbounded transactional memory (UTM) system |
| US8521995B2 (en) * | 2009-12-15 | 2013-08-27 | Intel Corporation | Handling operating system (OS) transitions in an unbounded transactional memory (UTM) mode |
| US8316194B2 (en) * | 2009-12-15 | 2012-11-20 | Intel Corporation | Mechanisms to accelerate transactions using buffered stores |
| US9477515B2 (en) | 2009-12-15 | 2016-10-25 | Intel Corporation | Handling operating system (OS) transitions in an unbounded transactional memory (UTM) mode |
| US8996845B2 (en) * | 2009-12-22 | 2015-03-31 | Intel Corporation | Vector compare-and-exchange operation |
| US8443155B2 (en) * | 2009-12-31 | 2013-05-14 | Facebook, Inc. | Lock-free concurrent object dictionary |
| JP5691246B2 (ja) * | 2010-05-27 | 2015-04-01 | 富士通株式会社 | データベース二重化システム、情報処理装置及びデータベース二重化方法 |
| US8782434B1 (en) | 2010-07-15 | 2014-07-15 | The Research Foundation For The State University Of New York | System and method for validating program execution at run-time |
| US8407195B2 (en) * | 2011-03-07 | 2013-03-26 | Microsoft Corporation | Efficient multi-version locking for main memory databases |
| US9158596B2 (en) | 2011-03-18 | 2015-10-13 | Oracle International Corporation | Partitioned ticket locks with semi-local spinning |
| US9396329B2 (en) * | 2011-10-17 | 2016-07-19 | Intel Corporation | Methods and apparatus for a safe and secure software update solution against attacks from malicious or unauthorized programs to update protected secondary storage |
| US10193927B2 (en) | 2012-02-27 | 2019-01-29 | University Of Virginia Patent Foundation | Method of instruction location randomization (ILR) and related system |
| US9396227B2 (en) * | 2012-03-29 | 2016-07-19 | Hewlett Packard Enterprise Development Lp | Controlled lock violation for data transactions |
| US9122873B2 (en) | 2012-09-14 | 2015-09-01 | The Research Foundation For The State University Of New York | Continuous run-time validation of program execution: a practical approach |
| JP5971713B2 (ja) * | 2012-09-20 | 2016-08-17 | 株式会社東芝 | Icカード |
| US9069782B2 (en) | 2012-10-01 | 2015-06-30 | The Research Foundation For The State University Of New York | System and method for security and privacy aware virtual machine checkpointing |
| CN104937562B (zh) | 2013-01-30 | 2018-04-06 | 慧与发展有限责任合伙企业 | 非易失性存储器写入机制 |
| US9201609B2 (en) | 2013-05-23 | 2015-12-01 | Netapp, Inc. | Efficient replication of changes to a byte-addressable persistent memory over a network |
| US9411533B2 (en) | 2013-05-23 | 2016-08-09 | Netapp, Inc. | Snapshots and versioning of transactional storage class memory |
| CN104572506B (zh) * | 2013-10-18 | 2019-03-26 | 阿里巴巴集团控股有限公司 | 一种并发访问内存的方法及装置 |
| CA2830605A1 (en) * | 2013-10-22 | 2015-04-22 | Ibm Canada Limited - Ibm Canada Limitee | Code versioning for enabling transactional memory region promotion |
| US10482008B2 (en) | 2015-01-23 | 2019-11-19 | Hewlett Packard Enterprise Development Lp | Aligned variable reclamation |
| CN107918620B (zh) * | 2016-10-10 | 2022-04-19 | 阿里巴巴集团控股有限公司 | 一种数据库的写入方法及装置、电子设备 |
| US12020242B2 (en) * | 2018-08-07 | 2024-06-25 | International Business Machines Corporation | Fair transaction ordering in blockchains |
| US11921691B2 (en) * | 2022-06-20 | 2024-03-05 | Google Llc | Low latency demultiplexer for propagating ordered data to multiple sinks |
Family Cites Families (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5428761A (en) | 1992-03-12 | 1995-06-27 | Digital Equipment Corporation | System for achieving atomic non-sequential multi-word operations in shared memory |
| JP3497886B2 (ja) * | 1994-05-10 | 2004-02-16 | 富士通株式会社 | サーバ間データ連携装置 |
| US6347349B1 (en) * | 1998-12-28 | 2002-02-12 | International Business Machines Corp. | System for determining whether a subsequent transaction may be allowed or must be allowed or must not be allowed to bypass a preceding transaction |
| US6360231B1 (en) | 1999-02-26 | 2002-03-19 | Hewlett-Packard Company | Transactional memory for distributed shared memory multi-processor computer systems |
| US6754737B2 (en) | 2001-12-24 | 2004-06-22 | Hewlett-Packard Development Company, L.P. | Method and apparatus to allow dynamic variation of ordering enforcement between transactions in a strongly ordered computer interconnect |
| WO2003060715A2 (en) | 2002-01-11 | 2003-07-24 | Sun Microsystems, Inc. | Value recycling facility for multithreaded computations |
| US7542986B2 (en) * | 2002-03-26 | 2009-06-02 | Hewlett-Packard Development Company, L.P. | System and method for maintaining order for a replicated multi-unit I/O stream |
| US7685583B2 (en) | 2002-07-16 | 2010-03-23 | Sun Microsystems, Inc. | Obstruction-free mechanism for atomic update of multiple non-contiguous locations in shared memory |
| US7587615B2 (en) | 2003-09-12 | 2009-09-08 | International Business Machines Corporation | Utilizing hardware transactional approach to execute code after initially utilizing software locking by employing pseudo-transactions |
| US7685365B2 (en) | 2004-09-30 | 2010-03-23 | Intel Corporation | Transactional memory execution utilizing virtual memory |
| US7856537B2 (en) | 2004-09-30 | 2010-12-21 | Intel Corporation | Hybrid hardware and software implementation of transactional memory access |
| US7536517B2 (en) * | 2005-07-29 | 2009-05-19 | Microsoft Corporation | Direct-update software transactional memory |
| US20070198978A1 (en) * | 2006-02-22 | 2007-08-23 | David Dice | Methods and apparatus to implement parallel transactions |
-
2007
- 2007-04-11 US US11/786,174 patent/US7908255B2/en active Active
-
2008
- 2008-03-10 TW TW097108326A patent/TWI352312B/zh not_active IP Right Cessation
- 2008-03-13 EP EP08732136.0A patent/EP2150900B1/en active Active
- 2008-03-13 BR BRPI0809078-5A patent/BRPI0809078A2/pt not_active IP Right Cessation
- 2008-03-13 WO PCT/US2008/056873 patent/WO2008127821A1/en not_active Ceased
- 2008-03-13 CN CN200880011509.9A patent/CN101652761B/zh active Active
- 2008-03-13 JP JP2010503112A patent/JP2010524133A/ja active Pending
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP2010524133A5 (enExample) | ||
| US8484438B2 (en) | Hierarchical bloom filters for facilitating concurrency control | |
| Pelley et al. | Memory persistency | |
| TWI431474B (zh) | 在交換式記憶體中之平行巢狀交換 | |
| US8255626B2 (en) | Atomic commit predicated on consistency of watches | |
| US8868837B2 (en) | Cache directory lookup reader set encoding for partial cache line speculation support | |
| EP1960878B1 (en) | Coordinating access to memory locations for hardware transactional memory transactions and software transactional memory transactions | |
| US7945741B2 (en) | Reservation required transactions | |
| JP4388916B2 (ja) | 複数の順序ベクトルで複数のメモリ順序モデルを実施する方法及び装置 | |
| US8239635B2 (en) | System and method for performing visible and semi-visible read operations in a software transactional memory | |
| EP2641171B1 (en) | Preventing unintended loss of transactional data in hardware transactional memory systems | |
| US10534538B2 (en) | Fine-grained hardware transactional lock elision | |
| US9558118B2 (en) | Tracing mechanism for recording shared memory interleavings on multi-core processors | |
| CN101317160A (zh) | 软件辅助的嵌套硬件事务 | |
| CN101652761A (zh) | 使用缓存写和强制串行化次序的事务存储器 | |
| CN100576170C (zh) | 连续流程处理器流水线 | |
| JP2012514254A (ja) | トランザクショナルメモリシステム内でのハードウェア属性のメモリモデル | |
| CN106030532B (zh) | 用于事务存储器程序的软件回放器 | |
| Giles et al. | Hardware transactional persistent memory | |
| US8688921B2 (en) | STM with multiple global version counters | |
| US20150205721A1 (en) | Handling Reads Following Transactional Writes during Transactions in a Computing Device | |
| US10209997B2 (en) | Computer architecture for speculative parallel execution | |
| TW201516688A (zh) | 一種併發存取記憶體的方法及裝置 | |
| CN102722446B (zh) | 一种面向流处理器的局部内存访问模式动态记录器 | |
| WO2019008715A1 (ja) | データロードプログラム、データロード方法およびデータロード装置 |