JP2006506722A5 - - Google Patents
Download PDFInfo
- Publication number
- JP2006506722A5 JP2006506722A5 JP2004552844A JP2004552844A JP2006506722A5 JP 2006506722 A5 JP2006506722 A5 JP 2006506722A5 JP 2004552844 A JP2004552844 A JP 2004552844A JP 2004552844 A JP2004552844 A JP 2004552844A JP 2006506722 A5 JP2006506722 A5 JP 2006506722A5
- Authority
- JP
- Japan
- Prior art keywords
- processor
- standard
- standard receiver
- receiver processor
- data
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000015654 memory Effects 0.000 claims 16
- 230000006870 function Effects 0.000 claims 2
- 230000003750 conditioning effect Effects 0.000 claims 1
- 230000004044 response Effects 0.000 claims 1
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| GB0226732A GB2395306B (en) | 2002-11-15 | 2002-11-15 | A configurable processor architecture |
| PCT/GB2003/004868 WO2004046955A2 (en) | 2002-11-15 | 2003-11-11 | A configurable processor architecture |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JP2006506722A JP2006506722A (ja) | 2006-02-23 |
| JP2006506722A5 true JP2006506722A5 (enExample) | 2009-03-12 |
| JP4308144B2 JP4308144B2 (ja) | 2009-08-05 |
Family
ID=9947938
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2004552844A Expired - Lifetime JP4308144B2 (ja) | 2002-11-15 | 2003-11-11 | 構成可能なプロセッサ・アーキテクチャ |
Country Status (5)
| Country | Link |
|---|---|
| US (2) | US20040098562A1 (enExample) |
| EP (1) | EP1561160A2 (enExample) |
| JP (1) | JP4308144B2 (enExample) |
| GB (1) | GB2395306B (enExample) |
| WO (1) | WO2004046955A2 (enExample) |
Families Citing this family (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| GB2396031B (en) | 2002-12-05 | 2005-10-26 | Imagination Tech Ltd | A SIMD processor with multi-port memory unit |
| US7668193B2 (en) | 2005-09-02 | 2010-02-23 | Stmicroelectronics S.R.L. | Data processor unit for high-throughput wireless communications |
| US7447948B2 (en) * | 2005-11-21 | 2008-11-04 | Intel Corporation | ECC coding for high speed implementation |
| US7792843B2 (en) * | 2005-12-21 | 2010-09-07 | Adobe Systems Incorporated | Web analytics data ranking and audio presentation |
| KR20090031783A (ko) * | 2006-07-14 | 2009-03-27 | 인터디지탈 테크날러지 코포레이션 | 심볼 레이트 하드웨어 가속기 |
| US20090144480A1 (en) * | 2007-12-03 | 2009-06-04 | Jun-Dong Cho | Multi-processor system on chip platform and dvb-t baseband receiver using the same |
| US8755515B1 (en) | 2008-09-29 | 2014-06-17 | Wai Wu | Parallel signal processing system and method |
| US11803377B2 (en) * | 2017-09-08 | 2023-10-31 | Oracle International Corporation | Efficient direct convolution using SIMD instructions |
| WO2021138189A1 (en) * | 2019-12-30 | 2021-07-08 | Star Ally International Limited | Processor for configurable parallel computations |
Family Cites Families (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5440752A (en) * | 1991-07-08 | 1995-08-08 | Seiko Epson Corporation | Microprocessor architecture with a switch network for data transfer between cache, memory port, and IOU |
| US6408386B1 (en) * | 1995-06-07 | 2002-06-18 | Intel Corporation | Method and apparatus for providing event handling functionality in a computer system |
| US5784602A (en) * | 1996-10-08 | 1998-07-21 | Advanced Risc Machines Limited | Method and apparatus for digital signal processing for integrated circuit architecture |
| CN1156171C (zh) * | 1997-04-07 | 2004-06-30 | 松下电器产业株式会社 | 提高处理效率的图象声音处理装置 |
| US6249857B1 (en) * | 1997-10-20 | 2001-06-19 | Motorola, Inc. | Apparatus using a multiple instruction register logarithm based processor |
| US6449664B1 (en) * | 1998-11-16 | 2002-09-10 | Viewahead Technology, Inc. | Two dimensional direct memory access in image processing systems |
| US6526431B1 (en) * | 1999-02-26 | 2003-02-25 | Intel Corporation | Maintaining extended and traditional states of a processing unit in task switching |
| EP1332613A1 (en) * | 2000-10-17 | 2003-08-06 | Koninklijke Philips Electronics N.V. | Multi-standard channel decoder |
-
2002
- 2002-11-15 GB GB0226732A patent/GB2395306B/en not_active Expired - Lifetime
-
2003
- 2003-02-05 US US10/358,985 patent/US20040098562A1/en not_active Abandoned
- 2003-11-11 WO PCT/GB2003/004868 patent/WO2004046955A2/en not_active Ceased
- 2003-11-11 JP JP2004552844A patent/JP4308144B2/ja not_active Expired - Lifetime
- 2003-11-11 EP EP03775521A patent/EP1561160A2/en not_active Ceased
-
2006
- 2006-09-05 US US11/515,988 patent/US20070005937A1/en not_active Abandoned
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US7996581B2 (en) | DMA engine | |
| US6594713B1 (en) | Hub interface unit and application unit interfaces for expanded direct memory access processor | |
| JP5301381B2 (ja) | データドリブン型アーキテクチャメッシュアレイ中のメモリアクセスデバイス制御 | |
| US6567426B1 (en) | Preemptive timer multiplexed shared memory access | |
| US7196708B2 (en) | Parallel vector processing | |
| US6829660B2 (en) | Supercharge message exchanger | |
| US20090327657A1 (en) | GENERATING AND PERFORMING DEPENDENCY CONTROLLED FLOW COMPRISING MULTIPLE MICRO-OPERATIONS (uops) | |
| US20060004976A1 (en) | Shared memory architecture | |
| WO2005013084A3 (en) | Method and system for performing operations on data and transferring data | |
| US20100325334A1 (en) | Hardware assisted inter-processor communication | |
| WO2001069411A3 (en) | Memory interface and method of interfacing between functional entities | |
| CA2856590A1 (en) | Independent write and read control in serially-connected devices | |
| JP2006506722A5 (enExample) | ||
| US20160132440A1 (en) | Multi-channel i2s transmit control system and method | |
| US20080082621A1 (en) | Slave network interface circuit for improving parallelism of on-chip network and system thereof | |
| US8527671B2 (en) | DMA engine | |
| CN104598406A (zh) | 扩展功能单元及计算设备扩展系统和扩展方法 | |
| US6865656B2 (en) | Method and system for efficient transfer of data between custom application specific integrated circuit hardware and an embedded microprocessor | |
| WO2004046955A3 (en) | A configurable processor architecture | |
| CN204496486U (zh) | 扩展功能单元及计算设备扩展系统 | |
| CN113296731A (zh) | 一种基于片上网络的多通道数据采集的数据缓存方法 | |
| JP2005521288A5 (enExample) | ||
| US20070186026A1 (en) | System having bus architecture for improving CPU performance and method thereof | |
| US8452827B2 (en) | Data processing circuit | |
| WO2007054871A3 (en) | Control device with flag registers for synchronization of communications between cores |