JP2005236915A - Differential output circuit - Google Patents

Differential output circuit Download PDF

Info

Publication number
JP2005236915A
JP2005236915A JP2004046901A JP2004046901A JP2005236915A JP 2005236915 A JP2005236915 A JP 2005236915A JP 2004046901 A JP2004046901 A JP 2004046901A JP 2004046901 A JP2004046901 A JP 2004046901A JP 2005236915 A JP2005236915 A JP 2005236915A
Authority
JP
Japan
Prior art keywords
differential output
switch
signal
impedance element
differential
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP2004046901A
Other languages
Japanese (ja)
Other versions
JP4454013B2 (en
Inventor
Kenichiro Kobayashi
賢一郎 小林
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Kawasaki Microelectronics Inc
Original Assignee
Kawasaki Microelectronics Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Kawasaki Microelectronics Inc filed Critical Kawasaki Microelectronics Inc
Priority to JP2004046901A priority Critical patent/JP4454013B2/en
Publication of JP2005236915A publication Critical patent/JP2005236915A/en
Application granted granted Critical
Publication of JP4454013B2 publication Critical patent/JP4454013B2/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Abstract

<P>PROBLEM TO BE SOLVED: To attain noise reduction by reducing the impedance between differential output terminals, only when the output signal undergoes transition. <P>SOLUTION: In a differential output circuit body 1 which outputs differential output signals to differential output terminals OUT+, OUT- based on the input signal inputted from an input terminal IN, an impedance element 2 with a switch is connected between the differential output terminals OUT+, OUT-; and only when the output signal is transient, will the switch of the impedance element 2 with the switch be turned on, by a control signal which is produced inside the differential output circuit body 1. <P>COPYRIGHT: (C)2005,JPO&NCIPI

Description

本発明は、低ノイズ化を図った差動出力回路に関するものである。   The present invention relates to a differential output circuit designed to reduce noise.

一般的な出力回路は、低ノイズ化を図るために、出力信号の立ち上がりや立ち下がりの波形を鈍らせてスルーレートを低下させる手法が採用されている。図5(a)はこのようなスルーレート制御手法を採用した出力回路を示す図である。プリドライバ21のソース側の出力ノードPG11の立ち下がり波形を鈍らせ、シンク側の出力ノードNG11の立ち上がり波形を鈍らせることにより、図5(b)に示すようにPMOSトランジスタP11とNMOSトランジスタN11からなる最終出力段の出力ノードOUTの出力信号の立ち上がりおよび立ち下がりの波形を鈍らせている。   A general output circuit employs a technique of reducing the slew rate by dulling the rising and falling waveforms of the output signal in order to reduce noise. FIG. 5A is a diagram showing an output circuit employing such a slew rate control method. By dulling the falling waveform of the output node PG11 on the source side of the pre-driver 21 and dulling the rising waveform of the output node NG11 on the sink side, the PMOS transistor P11 and the NMOS transistor N11 are switched from each other as shown in FIG. The rising and falling waveforms of the output signal at the output node OUT of the final output stage are blunted.

また別に、図6に示すように、最終出力段のPMOSトランジスタをトランジスタP21,P22に分割するとともに、最終出力段のNMOSトランジスタをN21,N22に分割して、ソース側駆動の際はプリドライバ22の出力ノードPG21によりトランジスタP21を導通させた後に続けて出力ノードPG22によりトランジスタP22を導通させ、シンク側駆動の際は出力ノードNG21によりトランジスタN21を導通させた後に続けて出力ノードNG22によりトランジスタN22を導通させるようにして、図6(b)に示すように、出力ノードOUTの出力信号の立ち上がりおよび立ち下がりの波形を鈍らせている。   In addition, as shown in FIG. 6, the final output stage PMOS transistor is divided into transistors P21 and P22, and the final output stage NMOS transistor is divided into N21 and N22. After the transistor P21 is turned on by the output node PG21, the transistor P22 is turned on by the output node PG22. In the case of sink-side driving, the transistor N21 is turned on by the output node NG21 and then the transistor N22 is turned on by the output node NG22. As shown in FIG. 6B, the rising and falling waveforms of the output signal at the output node OUT are blunted so as to be conducted.

さらに、図7に示すような高速インターフェース系(例えば、LVDS:Low Voltage Differential Signaling)の差動出力回路の場合は、ドライバ(差動出力回路)31の出力をインピーダンス制御された伝送線路32を用いてレシーバ33に伝送する際、反射を防止するために、レシーバ33の入力側に終端抵抗R11を接続することが行われている。この場合、レシーバ33側の終端抵抗R11だけで不十分な場合は、ドライバ31側にも終端抵抗R12を追加配置することが行われる。   Further, in the case of a differential output circuit of a high-speed interface system (for example, LVDS: Low Voltage Differential Signaling) as shown in FIG. 7, the output of a driver (differential output circuit) 31 uses a transmission line 32 whose impedance is controlled. When transmitting to the receiver 33, a termination resistor R11 is connected to the input side of the receiver 33 in order to prevent reflection. In this case, if only the termination resistor R11 on the receiver 33 side is insufficient, the termination resistor R12 is additionally arranged on the driver 31 side.

ところが、上記図5,図6で説明した従来例では、さらに高速化が進んだ場合には、プリドライバ21の出力ノードPG11,NG11の波形を鈍らせる、あるいは出力トランジスタP21,P22,N21,N22の導通タイミングをずらすという、回路動作のために許容される時間が少なく、低ノイズ化の対策としては十分な効果が得られない可能性がある。   However, in the conventional example described with reference to FIGS. 5 and 6, when the speed is further increased, the waveforms of the output nodes PG11 and NG11 of the pre-driver 21 are blunted or the output transistors P21, P22, N21, and N22. The time allowed for the circuit operation of shifting the conduction timing is small, and there is a possibility that a sufficient effect cannot be obtained as a measure for reducing noise.

また、図7で説明した従来例では、ドライバ31の側に終端抵抗R12を追加配置する場合、その分だけ出力信号の振幅が半減してしまうため、出力電流を2倍にする必要があり、消費電流が増大するという問題がある。   Further, in the conventional example described in FIG. 7, when the termination resistor R12 is additionally arranged on the driver 31 side, the amplitude of the output signal is reduced by half, so the output current needs to be doubled. There is a problem that current consumption increases.

本発明の目的は、上記の点に鑑み、出力信号が遷移するときのみ差動出力端子間のインピーダンスを低下させて、上記した問題を解決した差動出力回路を提供することである。   In view of the above points, an object of the present invention is to provide a differential output circuit that solves the above-described problem by reducing the impedance between differential output terminals only when an output signal transitions.

請求項1にかかる発明の差動出力回路は、入力信号に基づき差動出力端子に差動信号を出力する差動出力回路本体と、前記差動出力端子の間に接続されたスイッチ付きインピーダンス素子とを具備し、該スイッチ付きインピーダンス素子は差動出力信号が遷移するとき一時的にそのスイッチが導通することを特徴とする。   A differential output circuit according to a first aspect of the present invention includes a differential output circuit main body that outputs a differential signal to a differential output terminal based on an input signal, and an impedance element with a switch connected between the differential output terminals The impedance element with a switch is characterized in that the switch is temporarily turned on when a differential output signal transitions.

請求項2にかかる発明は、請求項1に記載の差動出力回路において、前記差動出力回路本体は、前記入力信号に基づき相補信号を生成するプリドライバと、該プリドライバで生成された相補信号により駆動されて差動信号を出力する差動出力段と、前記相補信号の一方の信号を入力して反転遅延する第1の反転遅延回路と、前記相補信号の他方の信号を入力して反転遅延する第2の反転遅延回路とを具備し、前記スイッチ付きインピーダンス素子は、インピーダンス素子と、前記第1の反転遅延回路の入力信号と出力信号が同時にハイレベル又はロウレベルの一方になっている期間中前記インピーダンス素子を前記差動出力端子間に接続する第1のスイッチと、前記第2の反転遅延回路の入力信号と出力信号が同時にハイレベル又はロウレベルの他方になっている期間中前記インピーダンス素子を前記差動出力端子間に接続する第2のスイッチとを具備する、ことを特徴とする。   According to a second aspect of the present invention, in the differential output circuit according to the first aspect, the differential output circuit body includes a pre-driver that generates a complementary signal based on the input signal, and a complementary generated by the pre-driver. A differential output stage that is driven by a signal and outputs a differential signal; a first inversion delay circuit that inputs and inverts one of the complementary signals; and inputs the other signal of the complementary signal A second inverting delay circuit that performs inverting delay, wherein the impedance element with switch has an impedance element, and an input signal and an output signal of the first inverting delay circuit are simultaneously at one of a high level and a low level. During the period, the input signal and the output signal of the first switch connecting the impedance element between the differential output terminals and the second inverting delay circuit are simultaneously set to the high level or the low level. To the impedance element during a period which is in the other and a second switch connected between said differential output terminals, characterized in that.

請求項3にかかる発明は、請求項2に記載の差動出力回路において、前記スイッチ付きインピーダンス素子は、前記インピーダンス素子として前記第1のスイッチの導通抵抗および前記第2のスイッチの導通抵抗を使用することを特徴とする。   According to a third aspect of the present invention, in the differential output circuit according to the second aspect, the impedance element with a switch uses a conduction resistance of the first switch and a conduction resistance of the second switch as the impedance element. It is characterized by doing.

本発明によれば、出力信号が遷移するときのみ差動出力端子間にインピーダンス素子が接続されるので、出力信号のスルーレートを低下させ、また反射防止機能も持ち合わせ、ノイズ防止を効果的に実現することができ、また消費電力が増大することもない。   According to the present invention, since the impedance element is connected between the differential output terminals only when the output signal transitions, the slew rate of the output signal is reduced, and the antireflection function is also provided to effectively prevent noise. And power consumption is not increased.

本発明では、図1に示すように、入力端子INから入力する入力信号に基づき差動出力端子OUT+、OUT−に差動出力信号を出力する差動出力回路本体1において、その差動出力端子OUT+、OUT−の間にスイッチ付きインピーダンス素子2を接続し、差動出力回路本体1の内部で作成させた制御信号により、そのスイッチ付きインピーダンス素子2のスイッチを出力信号の遷移時にのみオンさせる。これにより、出力信号の遷移時にスイッチ付きインピーダンス素子2が差動出力端子OUT+、OUT−の間に接続されるので、ノイズ削減を図ることができる。また、定常時にはそのインピーダンス素子2のスイッチは開放状態になるので、消費電流増大を招くことはない。   In the present invention, as shown in FIG. 1, in a differential output circuit body 1 that outputs a differential output signal to differential output terminals OUT + and OUT− based on an input signal input from an input terminal IN, the differential output terminal The impedance element 2 with a switch is connected between OUT + and OUT−, and the switch of the impedance element 2 with the switch is turned on only at the transition of the output signal by a control signal created inside the differential output circuit body 1. Thereby, since the impedance element 2 with a switch is connected between the differential output terminals OUT + and OUT− at the time of transition of the output signal, noise can be reduced. Further, since the switch of the impedance element 2 is in an open state in a steady state, the current consumption does not increase.

図2は本発明をLVDSドライバ回路に適用した実施例の差動出力回路の構成を示す回路図である。差動出力回路本体1は、プリドライバ11、差動出力段12,反転遅延回路13,14からなる。そして、プリドライバ11はインバータINV1〜INV4と遅延素子としてのトランスファーゲートTGからなり、入力信号INに基づき出力ノードPGとNGに正確に逆相関係にある相補信号を出力する。また、差動出力段12は、バイアス回路としてのPMOSトランジスタP1,NMOSトランジスタN1、出力駆動素子としてのNMOSトランジスタN2〜N5からなる。さらに、反転遅延回路13はノードPGの出力信号Aを時間Tだけ反転遅延させた信号A’を出力し、反転遅延回路14もノードNGの出力信号Bを反転時間Tだけ遅延させた信号B’を出力する。   FIG. 2 is a circuit diagram showing a configuration of a differential output circuit of an embodiment in which the present invention is applied to an LVDS driver circuit. The differential output circuit body 1 includes a pre-driver 11, a differential output stage 12, and inverting delay circuits 13 and 14. The predriver 11 includes inverters INV1 to INV4 and a transfer gate TG as a delay element, and outputs a complementary signal accurately in reverse phase to the output nodes PG and NG based on the input signal IN. The differential output stage 12 includes a PMOS transistor P1, an NMOS transistor N1 as a bias circuit, and NMOS transistors N2 to N5 as output drive elements. Further, the inverting delay circuit 13 outputs a signal A ′ obtained by inverting the output signal A of the node PG by the time T, and the inverting delay circuit 14 also delays the output signal B of the node NG by the inverting time T. Is output.

スイッチ付きインピーダンス素子2は、インピーダンス素子としての抵抗R1,R2と、出力信号OUT+の立ち上がり、出力信号OUT−の立ち下がり時に動作するスイッチを構成するNMOSトランジスタN6、N7と、出力信号OUT+の立ち下がり、出力信号OUT−の立ち上がり時に動作するスイッチを構成するNMOSトランジスタN8,N9からなる。トランジスタN6は反転遅延回路13の入力信号Aで、トランジスタN7は反転遅延回路13の出力信号A’で、トランジスタN8は反転遅延回路14の入力信号Bで、トランジスタN9は反転遅延回路14の出力信号B’で、それぞれ駆動される。抵抗R1,R2はポリシリコン抵抗、拡散抵抗、トランジスタの導通抵抗を利用することができ、特にトランジスタの導通抵抗を利用するときは抵抗とトランジスタを1個のPMOSあるいはNMOSのトランジスタで実現できる。たとえば、トランジスタN6,N7の合計導通抵抗値、トランジスタN8,N9の合計導通抵抗値を、それぞれ抵抗R1,R2の合計抵抗値に設定すればよい。   The impedance element 2 with a switch includes resistors R1 and R2 as impedance elements, NMOS transistors N6 and N7 that constitute a switch that operates when the output signal OUT + rises and the output signal OUT− falls, and the output signal OUT + falls , And NMOS transistors N8 and N9 that constitute a switch that operates when the output signal OUT− rises. The transistor N6 is the input signal A of the inverting delay circuit 13, the transistor N7 is the output signal A 'of the inverting delay circuit 13, the transistor N8 is the input signal B of the inverting delay circuit 14, and the transistor N9 is the output signal of the inverting delay circuit 14. Driven by B ′. The resistors R1 and R2 can use polysilicon resistors, diffusion resistors, and transistor conduction resistances. In particular, when the transistor conduction resistance is used, the resistors and transistors can be realized by a single PMOS or NMOS transistor. For example, the total conduction resistance value of the transistors N6 and N7 and the total conduction resistance value of the transistors N8 and N9 may be set to the total resistance value of the resistors R1 and R2, respectively.

さて、入力端子INの電圧が「L」(低電圧レベル)→「H」(高電圧レベル)に遷移したときは、ノードPGが「L」→「H」に、ノードNGが「H」→「L」に遷移する。この結果、トランジスタN2,N5は遮断→導通に、トランジスタN3,N4が導通→遮断に変化するので、出力端子OUT+が「L」→「H」に、OUT−が「H」→「L」に、それぞれ遷移を開始する。   When the voltage at the input terminal IN changes from “L” (low voltage level) to “H” (high voltage level), the node PG changes from “L” to “H”, and the node NG changes from “H” to “H”. Transition to “L”. As a result, the transistors N2 and N5 change from cutoff to conduction, and the transistors N3 and N4 change from conduction to cutoff, so that the output terminal OUT + changes from “L” to “H” and OUT− changes from “H” to “L”. , Each starts a transition.

このとき、スイッチ付きインピーダンス素子2では、トランジスタN6が導通するが、それ以前にトランジスタN7が導通しており、そのトランジスタN7は反転遅延時間13で設定された時間Tが経過したとき遮断する。また、トランジスタN8は遮断する。この結果、反転遅延時間13で設定された時間Tだけ出力端子OUT+とOUT−の間がトランジスタN6,N7と抵抗R1,R2によって接続される。よって、この抵抗R1,R2の抵抗値と時間Tを適宜設定することによって、出力端子OUT+が「H」→「L」に、OUT−が「L」→「H」に遷移する際のノイズを削減することができる。   At this time, in the impedance element with switch 2, the transistor N6 is turned on, but the transistor N7 is turned on before that, and the transistor N7 is cut off when the time T set by the inversion delay time 13 has elapsed. The transistor N8 is cut off. As a result, the output terminals OUT + and OUT− are connected by the transistors N6 and N7 and the resistors R1 and R2 for the time T set by the inversion delay time 13. Therefore, by appropriately setting the resistance values of the resistors R1 and R2 and the time T, noise when the output terminal OUT + changes from “H” to “L” and OUT− changes from “L” to “H”. Can be reduced.

一方、入力端子INの電圧が「H」→「L」に遷移したときは、ノードPGが「H」→「L」に、ノードNGが「L」→「H」に遷移する。この結果、トランジスタN2,N5は導通→遮断に、トランジスタN3,N4が遮断→導通に変化するので、出力端子OUT+が「H」→「L」に、OUT−が「L」→「H」に、それぞれ遷移を開始する。   On the other hand, when the voltage at the input terminal IN changes from “H” to “L”, the node PG changes from “H” to “L”, and the node NG changes from “L” to “H”. As a result, the transistors N2 and N5 change from conduction to interruption, and the transistors N3 and N4 change from interruption to conduction, so that the output terminal OUT + changes from “H” to “L” and OUT− changes from “L” to “H”. , Each starts a transition.

このとき、スイッチ付きインピーダンス素子2では、トランジスタN8が導通するが、それ以前にトランジスタN9が導通しており、そのトランジスタN9は反転遅延時間14で設定された時間Tが経過したとき遮断する。また、トランジスタN6は遮断する。この結果、反転遅延時間14で設定された時間Tだけ出力端子OUT+とOUT−の間がトランジスタN8,N9と抵抗R1,R2によって接続される。よって、この抵抗R1,R2の抵抗値と時間Tを適宜設定することによって、出力端子OUT+が「L」→「H」に、OUT−が「H」→「L」に遷移する際のノイズを削減することができる。   At this time, in the impedance element with switch 2, the transistor N8 is turned on, but the transistor N9 is turned on before that, and the transistor N9 is cut off when the time T set by the inversion delay time 14 has elapsed. Further, the transistor N6 is cut off. As a result, the output terminals OUT + and OUT− are connected by the transistors N8 and N9 and the resistors R1 and R2 for the time T set by the inversion delay time 14. Therefore, by appropriately setting the resistance values of the resistors R1 and R2 and the time T, noise when the output terminal OUT + changes from “L” to “H” and OUT− changes from “H” to “L”. Can be reduced.

図3はデータ転送レート655Mbps(LVDS規格ANSI/TIA/EIA-644における最高レート)での動作のシミュレーション波形図である。(a)は入力端子INの入力信号の電圧波形、(b)は制御信号A,A’の電圧波形、(c)は制御信号B,B’の電圧波形、(d)は差動出力端子OUT+,OUT−間の差動出力電位差の波形である。(b)、(c)に示した「電流パスON」の時間部分でスイッチ付きインピーダンス素子2のスイッチが導通して抵抗R1.R2が出力端子OUT+とOUT−の間に接続される。   FIG. 3 is a simulation waveform diagram of the operation at a data transfer rate of 655 Mbps (maximum rate in the LVDS standard ANSI / TIA / EIA-644). (a) is the voltage waveform of the input signal at the input terminal IN, (b) is the voltage waveform of the control signals A and A ′, (c) is the voltage waveform of the control signals B and B ′, and (d) is the differential output terminal. It is a waveform of a differential output potential difference between OUT + and OUT−. The switches of the impedance element 2 with the switch are turned on during the time portion of “current path ON” shown in (b) and (c), and the resistors R1. R2 is connected between the output terminals OUT + and OUT−.

図4はデータ転送レート655Mbpsでのシミュレーションの差動出力電位差のアイダイアグラムであり、(a)は図2において、スイッチ付きインピーダンス素子2を接続しない場合、(b)は接続した場合のものである。(b)においては、遷移時のリンギングを防止できていることが一目瞭然である。   FIG. 4 is an eye diagram of the differential output potential difference of the simulation at the data transfer rate of 655 Mbps. FIG. 4A shows the case where the impedance element with switch 2 is not connected and FIG. . In (b), it is obvious that ringing during transition can be prevented.

以上説明した本実施例では、平易な回路構成で出力信号波形のスルーレートの制御機能および反射防止のための終端抵抗接続と同等の機能を実現できる。また、反転遅延回路13,14の遅延時間Tとスイッチ付きインピーダンス素子2の抵抗R1,R2の抵抗値を調整することで、さまざまなボード/ケーブル条件、データ転送レート、インターフェース規格、等の条件に容易に対応可能である。さらに、この2つの要素(スルーレートと終端抵抗)をプログラムすることにより、実際のアプリケーション上で調整することも可能である。本実施例のスイッチ付きインピーダンス素子2は遷移時のみスイッチが導通して機能するので、出力電流を増大させる必要がないため、消費電流増加を招くことはない。   In the present embodiment described above, the function equivalent to the function of controlling the slew rate of the output signal waveform and the termination resistor connection for preventing reflection can be realized with a simple circuit configuration. Further, by adjusting the delay time T of the inverting delay circuits 13 and 14 and the resistance values of the resistors R1 and R2 of the impedance element 2 with switch, various board / cable conditions, data transfer rates, interface standards, and the like can be obtained. It can be easily handled. Furthermore, it is possible to adjust the actual application by programming these two elements (slew rate and termination resistance). Since the impedance element 2 with a switch according to the present embodiment functions with the switch conducting only at the time of transition, it is not necessary to increase the output current, so that an increase in current consumption is not caused.

本発明の原理説明用の差動出力回路のブロック図である。It is a block diagram of a differential output circuit for explaining the principle of the present invention. 本発明の実施例の差動出力回路の回路図である。It is a circuit diagram of the differential output circuit of the Example of this invention. 図2の差動出力回路の動作のシミュレーション波形図で、(a)は入力信号の電圧波形図、(b)は制御信号A,A’の電圧波形図、(c)は制御信号B,B’の電圧波形図、(d)は差動出力電位差の波形図である。FIG. 3 is a simulation waveform diagram of the operation of the differential output circuit of FIG. 2, where (a) is a voltage waveform diagram of an input signal, (b) is a voltage waveform diagram of control signals A and A ′, and (c) is control signals B and B. (D) is a waveform diagram of a differential output potential difference. (a)は図2の差動出力回路からスイッチ付きインピーダンス素子を削除した差動出力回路の動作のシミュレーションの差動出力電位差のアイダイアグラム、(b)は図2の差動出力回路の動作のシミュレーションの差動出力電位差のアイダイアグラムである。(a) is an eye diagram of the differential output potential difference of the simulation of the operation of the differential output circuit in which the impedance element with the switch is deleted from the differential output circuit of FIG. 2, and (b) is the operation of the differential output circuit of FIG. It is an eye diagram of the differential output potential difference of simulation. (a)は従来の出力回路の回路図、(b)はその動作波形図である。(a) is a circuit diagram of a conventional output circuit, and (b) is an operation waveform diagram thereof. (a)は従来の別の出力回路の回路図、(b)はその動作波形図である。(a) is a circuit diagram of another conventional output circuit, and (b) is an operation waveform diagram thereof. 従来の差動出力回路をドライバとして使用した伝送回路図である。It is the transmission circuit diagram which used the conventional differential output circuit as a driver.

符号の説明Explanation of symbols

1:差動出力回路本体、2:スイッチ付きインピーダンス素子、11,21,22:プリドライバ、12:差動出力段、13,14:反転遅延回路、31:ドライバ、32:伝送線路、33:レシーバ
INV1〜INV4:インバータ、TG:トランスファーゲート、N1〜N9,N11,N21,N22:NMOSトランジスタ、P1,P11,P21,P22:PMOSトランジスタ、R1,R2、R11,R12:抵抗
1: differential output circuit body, 2: impedance element with switch, 11, 21, 22: pre-driver, 12: differential output stage, 13, 14: inverting delay circuit, 31: driver, 32: transmission line, 33: Receiver INV1 to INV4: Inverter, TG: Transfer gate, N1 to N9, N11, N21, N22: NMOS transistor, P1, P11, P21, P22: PMOS transistor, R1, R2, R11, R12: Resistor

Claims (3)

入力信号に基づき差動出力端子に差動信号を出力する差動出力回路本体と、前記差動出力端子の間に接続されたスイッチ付きインピーダンス素子とを具備し、該スイッチ付きインピーダンス素子は差動出力信号が遷移するとき一時的にそのスイッチが導通することを特徴とする差動出力回路。   A differential output circuit main body that outputs a differential signal to a differential output terminal based on an input signal, and an impedance element with a switch connected between the differential output terminals, the impedance element with a switch being a differential A differential output circuit characterized in that the switch is temporarily turned on when an output signal transitions. 請求項1に記載の差動出力回路において、
前記差動出力回路本体は、前記入力信号に基づき相補信号を生成するプリドライバと、該プリドライバで生成された相補信号により駆動されて差動信号を出力する差動出力段と、前記相補信号の一方の信号を入力して反転遅延する第1の反転遅延回路と、前記相補信号の他方の信号を入力して反転遅延する第2の反転遅延回路とを具備し、
前記スイッチ付きインピーダンス素子は、インピーダンス素子と、前記第1の反転遅延回路の入力信号と出力信号が同時にハイレベル又はロウレベルの一方になっている期間中前記インピーダンス素子を前記差動出力端子間に接続する第1のスイッチと、前記第2の反転遅延回路の入力信号と出力信号が同時にハイレベル又はロウレベルの他方になっている期間中前記インピーダンス素子を前記差動出力端子間に接続する第2のスイッチとを具備する、
ことを特徴とする差動出力回路。
The differential output circuit according to claim 1,
The differential output circuit body includes a pre-driver that generates a complementary signal based on the input signal, a differential output stage that is driven by the complementary signal generated by the pre-driver and outputs a differential signal, and the complementary signal A first inverting delay circuit that inputs and inverts one of the signals, and a second inverting delay circuit that inputs and inverts the other of the complementary signals,
The impedance element with a switch connects the impedance element and the impedance element between the differential output terminals during a period when the input signal and the output signal of the first inversion delay circuit are simultaneously at one of a high level and a low level. And a second switch for connecting the impedance element between the differential output terminals during a period in which the input signal and the output signal of the second inverting delay circuit are simultaneously at the other of the high level and the low level. A switch,
A differential output circuit characterized by that.
請求項2に記載の差動出力回路において、
前記スイッチ付きインピーダンス素子は、前記インピーダンス素子として前記第1のスイッチの導通抵抗および前記第2のスイッチの導通抵抗を使用することを特徴とする差動出力回路。
The differential output circuit according to claim 2,
The differential impedance circuit, wherein the impedance element with a switch uses a conduction resistance of the first switch and a conduction resistance of the second switch as the impedance element.
JP2004046901A 2004-02-23 2004-02-23 Differential output circuit Expired - Fee Related JP4454013B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP2004046901A JP4454013B2 (en) 2004-02-23 2004-02-23 Differential output circuit

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP2004046901A JP4454013B2 (en) 2004-02-23 2004-02-23 Differential output circuit

Publications (2)

Publication Number Publication Date
JP2005236915A true JP2005236915A (en) 2005-09-02
JP4454013B2 JP4454013B2 (en) 2010-04-21

Family

ID=35019380

Family Applications (1)

Application Number Title Priority Date Filing Date
JP2004046901A Expired - Fee Related JP4454013B2 (en) 2004-02-23 2004-02-23 Differential output circuit

Country Status (1)

Country Link
JP (1) JP4454013B2 (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2009253498A (en) * 2008-04-03 2009-10-29 Toyota Motor Corp Communication apparatus
JP2012244220A (en) * 2011-05-16 2012-12-10 Nippon Soken Inc Ringing suppression circuit
US8593202B2 (en) 2011-05-16 2013-11-26 Denso Corporation Ringing suppression circuit
DE102017107149A1 (en) * 2017-04-03 2018-10-04 Infineon Technologies Ag Electronic circuit comprising a vibration suppression circuit, network and method for operating the electronic circuit
DE102018104732B3 (en) 2018-03-01 2019-02-21 Infineon Technologies Ag BUS DRIVER CIRCUIT

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2009253498A (en) * 2008-04-03 2009-10-29 Toyota Motor Corp Communication apparatus
JP2012244220A (en) * 2011-05-16 2012-12-10 Nippon Soken Inc Ringing suppression circuit
US8593202B2 (en) 2011-05-16 2013-11-26 Denso Corporation Ringing suppression circuit
DE102012208124B4 (en) * 2011-05-16 2016-11-24 Denso Corporation Ringing suppression circuit
DE102017107149A1 (en) * 2017-04-03 2018-10-04 Infineon Technologies Ag Electronic circuit comprising a vibration suppression circuit, network and method for operating the electronic circuit
CN108712313A (en) * 2017-04-03 2018-10-26 英飞凌科技股份有限公司 The network of electronic circuit and its operating method and suppressed ringing
DE102017107149B4 (en) 2017-04-03 2019-03-14 Infineon Technologies Ag Electronic circuit comprising a vibration suppression circuit, network and method for operating the electronic circuit
US10396836B2 (en) 2017-04-03 2019-08-27 Infineon Technologies Ag Electronic circuit with a ringing suppression circuit, network, and method for operating the electronic circuit
CN108712313B (en) * 2017-04-03 2021-10-15 英飞凌科技股份有限公司 Electronic circuit, method of operating the same and network for suppressing ringing
DE102018104732B3 (en) 2018-03-01 2019-02-21 Infineon Technologies Ag BUS DRIVER CIRCUIT
US10545903B2 (en) 2018-03-01 2020-01-28 Infineon Technologies Ag Bus driver circuit

Also Published As

Publication number Publication date
JP4454013B2 (en) 2010-04-21

Similar Documents

Publication Publication Date Title
JP4756965B2 (en) Output buffer circuit
JP3730607B2 (en) Differential data driver circuit
US6288581B1 (en) Low-voltage differential-signalling output buffer with pre-emphasis
US8659329B2 (en) Pre-emphasis circuit and differential current signaling system having the same
JP4265615B2 (en) Signal driver
JP4937609B2 (en) Output buffer circuit, differential output buffer circuit and transmission method
US7164299B2 (en) Output buffer circuit having pre-emphasis function
US6956407B2 (en) Pre-emphasis circuitry and methods
JP4680003B2 (en) Output buffer circuit
JP2002094365A (en) Output buffer circuit
US20040124888A1 (en) Low voltage differential signaling [LVDS] driver with pre-emphasis
CN105446923B (en) Differential driver with pull-up booster and pull-down booster
US6518792B2 (en) Method and circuitry for a pre-emphasis scheme for single-ended center taped terminated high speed digital signaling
JPWO2006038346A1 (en) Signal output circuit
KR100395861B1 (en) Buffer circuit capable of carrying out interface with a high speed
JP4454013B2 (en) Differential output circuit
US6741106B2 (en) Programmable driver method and apparatus for high and low voltage operation
US6307414B1 (en) Slew rate/propagation delay selection circuit
US6111433A (en) Differential output driver with monotonic output transitions
JP2009273125A (en) Output circuit
JP3245573B2 (en) Bidirectional buffer circuit
JP4509737B2 (en) Differential signal generation circuit and differential signal transmission circuit
KR100955541B1 (en) Data output device
JPH06268493A (en) Output circuit
JP2011239467A (en) Output buffer circuit

Legal Events

Date Code Title Description
A621 Written request for application examination

Free format text: JAPANESE INTERMEDIATE CODE: A621

Effective date: 20070122

A131 Notification of reasons for refusal

Free format text: JAPANESE INTERMEDIATE CODE: A131

Effective date: 20090805

A521 Written amendment

Free format text: JAPANESE INTERMEDIATE CODE: A523

Effective date: 20090929

TRDD Decision of grant or rejection written
A01 Written decision to grant a patent or to grant a registration (utility model)

Free format text: JAPANESE INTERMEDIATE CODE: A01

Effective date: 20100128

A01 Written decision to grant a patent or to grant a registration (utility model)

Free format text: JAPANESE INTERMEDIATE CODE: A01

A61 First payment of annual fees (during grant procedure)

Free format text: JAPANESE INTERMEDIATE CODE: A61

Effective date: 20100201

FPAY Renewal fee payment (event date is renewal date of database)

Free format text: PAYMENT UNTIL: 20130212

Year of fee payment: 3

R150 Certificate of patent or registration of utility model

Free format text: JAPANESE INTERMEDIATE CODE: R150

Ref document number: 4454013

Country of ref document: JP

Free format text: JAPANESE INTERMEDIATE CODE: R150

FPAY Renewal fee payment (event date is renewal date of database)

Free format text: PAYMENT UNTIL: 20130212

Year of fee payment: 3

FPAY Renewal fee payment (event date is renewal date of database)

Free format text: PAYMENT UNTIL: 20140212

Year of fee payment: 4

S111 Request for change of ownership or part of ownership

Free format text: JAPANESE INTERMEDIATE CODE: R313111

R350 Written notification of registration of transfer

Free format text: JAPANESE INTERMEDIATE CODE: R350

R250 Receipt of annual fees

Free format text: JAPANESE INTERMEDIATE CODE: R250

R250 Receipt of annual fees

Free format text: JAPANESE INTERMEDIATE CODE: R250

R250 Receipt of annual fees

Free format text: JAPANESE INTERMEDIATE CODE: R250

R250 Receipt of annual fees

Free format text: JAPANESE INTERMEDIATE CODE: R250

R250 Receipt of annual fees

Free format text: JAPANESE INTERMEDIATE CODE: R250

R250 Receipt of annual fees

Free format text: JAPANESE INTERMEDIATE CODE: R250

R250 Receipt of annual fees

Free format text: JAPANESE INTERMEDIATE CODE: R250

LAPS Cancellation because of no payment of annual fees