JP2002229778A5 - - Google Patents

Download PDF

Info

Publication number
JP2002229778A5
JP2002229778A5 JP2001026253A JP2001026253A JP2002229778A5 JP 2002229778 A5 JP2002229778 A5 JP 2002229778A5 JP 2001026253 A JP2001026253 A JP 2001026253A JP 2001026253 A JP2001026253 A JP 2001026253A JP 2002229778 A5 JP2002229778 A5 JP 2002229778A5
Authority
JP
Japan
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP2001026253A
Other versions
JP2002229778A (ja
JP3983482B2 (ja
Filing date
Publication date
Application filed filed Critical
Priority to JP2001026253A priority Critical patent/JP3983482B2/ja
Priority claimed from JP2001026253A external-priority patent/JP3983482B2/ja
Priority to US10/017,198 priority patent/US7003651B2/en
Publication of JP2002229778A publication Critical patent/JP2002229778A/ja
Publication of JP2002229778A5 publication Critical patent/JP2002229778A5/ja
Application granted granted Critical
Publication of JP3983482B2 publication Critical patent/JP3983482B2/ja
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

JP2001026253A 2001-02-02 2001-02-02 高速ディスプレースメント付きpc相対分岐方式 Expired - Fee Related JP3983482B2 (ja)

Priority Applications (2)

Application Number Priority Date Filing Date Title
JP2001026253A JP3983482B2 (ja) 2001-02-02 2001-02-02 高速ディスプレースメント付きpc相対分岐方式
US10/017,198 US7003651B2 (en) 2001-02-02 2001-12-18 Program counter (PC) relative addressing mode with fast displacement

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP2001026253A JP3983482B2 (ja) 2001-02-02 2001-02-02 高速ディスプレースメント付きpc相対分岐方式

Publications (3)

Publication Number Publication Date
JP2002229778A JP2002229778A (ja) 2002-08-16
JP2002229778A5 true JP2002229778A5 (ja) 2006-06-08
JP3983482B2 JP3983482B2 (ja) 2007-09-26

Family

ID=18891096

Family Applications (1)

Application Number Title Priority Date Filing Date
JP2001026253A Expired - Fee Related JP3983482B2 (ja) 2001-02-02 2001-02-02 高速ディスプレースメント付きpc相対分岐方式

Country Status (2)

Country Link
US (1) US7003651B2 (ja)
JP (1) JP3983482B2 (ja)

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7010665B1 (en) 2002-06-27 2006-03-07 Intel Corporation Method and apparatus for decompressing relative addresses
US7111148B1 (en) 2002-06-27 2006-09-19 Intel Corporation Method and apparatus for compressing relative addresses
JP3862642B2 (ja) * 2002-09-17 2006-12-27 株式会社日立製作所 データ処理装置
US8006071B2 (en) 2004-03-31 2011-08-23 Altera Corporation Processors operable to allow flexible instruction alignment
CN1329839C (zh) * 2005-04-13 2007-08-01 柴钰 一种计算机cpu抗干扰的设计方法
US7792150B2 (en) 2005-08-19 2010-09-07 Genband Us Llc Methods, systems, and computer program products for supporting transcoder-free operation in media gateway
JP2008204249A (ja) 2007-02-21 2008-09-04 Renesas Technology Corp データプロセッサ
US20100161950A1 (en) * 2008-12-24 2010-06-24 Sun Microsystems, Inc. Semi-absolute branch instructions for efficient computers
CN103984637A (zh) * 2013-02-07 2014-08-13 上海芯豪微电子有限公司 一种指令处理系统及方法
CN104731718A (zh) * 2013-12-24 2015-06-24 上海芯豪微电子有限公司 一种缓存系统和方法
US10261911B2 (en) * 2016-09-08 2019-04-16 The Johns Hopkins University Apparatus and method for computational workflow management

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5608886A (en) * 1994-08-31 1997-03-04 Exponential Technology, Inc. Block-based branch prediction using a target finder array storing target sub-addresses
JP3599499B2 (ja) * 1996-10-25 2004-12-08 株式会社リコー 中央処理装置
US6243805B1 (en) * 1998-08-11 2001-06-05 Advanced Micro Devices, Inc. Programming paradigm and microprocessor architecture for exact branch targeting
US6237087B1 (en) * 1998-09-30 2001-05-22 Intel Corporation Method and apparatus for speeding sequential access of a set-associative cache
US6502185B1 (en) * 2000-01-03 2002-12-31 Advanced Micro Devices, Inc. Pipeline elements which verify predecode information

Similar Documents

Publication Publication Date Title
BE2017C055I2 (ja)
BE2017C051I2 (ja)
BE2017C032I2 (ja)
BE2016C051I2 (ja)
BE2015C077I2 (ja)
BE2015C046I2 (ja)
BE2014C052I2 (ja)
BE2014C036I2 (ja)
BE2014C026I2 (ja)
BE2014C004I2 (ja)
BE2014C006I2 (ja)
BE2012C022I2 (ja)
BE2017C050I2 (ja)
BE2011C034I2 (ja)
BE2007C047I2 (ja)
AU2002307149A8 (ja)
DE50212222D1 (ja)
JP2002082785A5 (ja)
BE2014C008I2 (ja)
BE2016C021I2 (ja)
BE2012C051I2 (ja)
JP2001318384A5 (ja)
BRPI0210463A2 (ja)
JP2002207606A5 (ja)
JP2002229778A5 (ja)