|
EP1500145A1
(en)
*
|
2002-04-17 |
2005-01-26 |
Koninklijke Philips Electronics N.V. |
Data communication bus
|
|
US7065602B2
(en)
*
|
2003-07-01 |
2006-06-20 |
International Business Machines Corporation |
Circuit and method for pipelined insertion
|
|
DE60321010D1
(de)
*
|
2003-11-26 |
2008-06-26 |
Texas Instruments Inc |
Scan-testbarer FIFO-Speicher
|
|
US7392270B2
(en)
*
|
2004-07-29 |
2008-06-24 |
International Business Machines Corporation |
Apparatus and method for reducing the latency of sum-addressed shifters
|
|
JP4571903B2
(ja)
|
2005-12-02 |
2010-10-27 |
富士通株式会社 |
演算処理装置,情報処理装置,及び演算処理方法
|
|
US8443030B1
(en)
*
|
2007-03-09 |
2013-05-14 |
Marvell International Ltd. |
Processing of floating point multiply-accumulate instructions using multiple operand pathways
|
|
US8176391B2
(en)
*
|
2008-01-31 |
2012-05-08 |
International Business Machines Corporation |
System to improve miscorrection rates in error control code through buffering and associated methods
|
|
US9002915B1
(en)
|
2009-04-02 |
2015-04-07 |
Xilinx, Inc. |
Circuits for shifting bussed data
|
|
US8527572B1
(en)
|
2009-04-02 |
2013-09-03 |
Xilinx, Inc. |
Multiplier architecture utilizing a uniform array of logic blocks, and methods of using the same
|
|
US7746103B1
(en)
*
|
2009-04-02 |
2010-06-29 |
Xilinx, Inc. |
Multi-mode circuit in a self-timed integrated circuit
|
|
US7948265B1
(en)
|
2009-04-02 |
2011-05-24 |
Xilinx, Inc. |
Circuits for replicating self-timed logic
|
|
US7746108B1
(en)
|
2009-04-02 |
2010-06-29 |
Xilinx, Inc. |
Compute-centric architecture for integrated circuits
|
|
US7746109B1
(en)
|
2009-04-02 |
2010-06-29 |
Xilinx, Inc. |
Circuits for sharing self-timed logic
|
|
US9411554B1
(en)
|
2009-04-02 |
2016-08-09 |
Xilinx, Inc. |
Signed multiplier circuit utilizing a uniform array of logic blocks
|
|
US7982496B1
(en)
|
2009-04-02 |
2011-07-19 |
Xilinx, Inc. |
Bus-based logic blocks with optional constant input
|
|
US8706793B1
(en)
|
2009-04-02 |
2014-04-22 |
Xilinx, Inc. |
Multiplier circuits with optional shift function
|
|
WO2011137209A1
(en)
|
2010-04-30 |
2011-11-03 |
Cornell University |
Operand-optimized asynchronous floating-point units and methods of use thereof
|
|
US8914430B2
(en)
|
2010-09-24 |
2014-12-16 |
Intel Corporation |
Multiply add functional unit capable of executing scale, round, GETEXP, round, GETMANT, reduce, range and class instructions
|
|
US8402164B1
(en)
|
2010-10-27 |
2013-03-19 |
Xilinx, Inc. |
Asynchronous communication network and methods of enabling the asynchronous communication of data in an integrated circuit
|
|
US10318297B2
(en)
*
|
2015-01-30 |
2019-06-11 |
Huawei Technologies Co., Ltd. |
Method and apparatus for operating a self-timed parallelized multi-core processor
|
|
US11132198B2
(en)
*
|
2019-08-29 |
2021-09-28 |
International Business Machines Corporation |
Instruction handling for accumulation of register results in a microprocessor
|
|
CN113489482B
(zh)
*
|
2021-07-06 |
2023-10-20 |
北京中科芯蕊科技有限公司 |
基于Mousetrap的异步微流水线数据流控制器
|