IL42051A - System for memorising and processing data - Google Patents

System for memorising and processing data

Info

Publication number
IL42051A
IL42051A IL42051A IL4205173A IL42051A IL 42051 A IL42051 A IL 42051A IL 42051 A IL42051 A IL 42051A IL 4205173 A IL4205173 A IL 4205173A IL 42051 A IL42051 A IL 42051A
Authority
IL
Israel
Prior art keywords
adder
memory
sub
boxes
group
Prior art date
Application number
IL42051A
Other versions
IL42051A0 (en
Original Assignee
Cit Alcatel
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Cit Alcatel filed Critical Cit Alcatel
Publication of IL42051A0 publication Critical patent/IL42051A0/en
Publication of IL42051A publication Critical patent/IL42051A/en

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06QINFORMATION AND COMMUNICATION TECHNOLOGY [ICT] SPECIALLY ADAPTED FOR ADMINISTRATIVE, COMMERCIAL, FINANCIAL, MANAGERIAL OR SUPERVISORY PURPOSES; SYSTEMS OR METHODS SPECIALLY ADAPTED FOR ADMINISTRATIVE, COMMERCIAL, FINANCIAL, MANAGERIAL OR SUPERVISORY PURPOSES, NOT OTHERWISE PROVIDED FOR
    • G06Q30/00Commerce
    • G06Q30/04Billing or invoicing
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K21/00Details of pulse counters or frequency dividers
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04MTELEPHONIC COMMUNICATION
    • H04M15/00Arrangements for metering, time-control or time indication ; Metering, charging or billing arrangements for voice wireline or wireless communications, e.g. VoIP
    • H04M15/04Recording calls, or communications in printed, perforated or other permanent form

Claims (5)

1. System for memorising and processing information data, comprising an interface circuit (IP) receiving impulses emitted by peripheral devices by means of at least one terminal check device, characterized in that It consists of a taxation memor (ME) divided into two parts for the validation of the impulses and for the storing of the information, respectively, an exploration circuit by multiplexor (MX) connected on the one hand with the output of the interface circuit (IP) and, on the other hand, with an analyzer circuit (AN) permitting to effect simultaneously the identification of the person requiring the information and the accounting of the taxation memory (ME) , the said analyzing circuit (AN) validating the ta impulses.
2. System according to Claim 1, characterized in that the said analyzer (AN) is linked to a first sub-group (DA) of memory boxes, with an output register (RSE) assigned to the said sub-group, and with an adder assigned to a second sub-group (DN) of the memory, the states of the interface circuits (IF) being recorded in a cyclic manner in binary logic in the said first sub-group, the state of each circuit recorded at the preceding cycle being recorded in the output register, the said cyclic states being analysed by gate circuits of the analyzes (AN) , so that the latter accepts a charge pulse only when the cyclic scanning of the latter generates at least two consecutive levels 1 (crest of the gate pulse) followed by two consecutive levels 0 (trough of the gate pulse), the said pulse thus validated then being handled by the adder in order to be accounted in the second sub-group (DN) of the memory. 42051/2
3. System according to any of claims 1 to 4, in which the skeleton of the memory is composed of semi-conductive MOS typ boxes having a capacity of n one-bit words, the said bits bei common to a single output of the box, characterised in that t said memory \s constituted by the grouping in parallel of the said boxes, at a rate of one bit per box, the said grouping be ing divided into two sub-groups so that the first sub-group ( enabling the validation of the charge pulses is composed of a determined number (3) of boxes, and that the second sub-group (DN) enabling the storing of the number of said pulses in decimal coded binary code , is composed of a number of boxes whic may be increased by multiples of four.
4. System according to any of claims 1 to 5, in which a second part of elements is connected to a second sub-group of boxes of the memory, the said elements being constituted by an adder (AD) formed by a series of adding units such as the units ad-'der (ADU), the tens adder (ADD), the hundreds adder (ADC), the thousands adder- (ADM), the said units comprise respectively four binary weights (1, 2, 4, 8) enabling them to add a maximu of l6 bits corresponding to l6 charge pulseSj characterised in that the outputs of the weights 2 and 8 of the said elements are connected respectively to the corresponding inputs of an AND gate (Pi>) and to a first corresponding input of the exclus OR gates *(P6 and P7), the, output of the AND gate (P5) being connected up as a common point to the second input of the exclusive OR gates (P6 and P7) and to the addition input (EA) of the adder unit of the following row, the outputs of the exclusive OR gates (P6 and P7) being connected up respectively to 42051/2 the input of the memory boxes (B2, B8) for recording the weight 2 and Θ and the weight outputs 1 and 4 of the adder being connected up respectively to the inputs of the memory boxes (Bl and B4) for recording the weights 1 and 4, so that Nthe AND gate (Ρί>) may enable position 10 of the adding unit to be detected and, consequently, a bit to be transmitted to the adder unit of the following order, whereas the exclusive OR gates (P6 and P7) enable the resetting to zero of the adding unit which has reached position 10, the said adder units thus enabling the recording of the charges in decimal coded binary code in the memory.
5. System according to any of claims 1 to 6, characterised in that the address counters (CA) are linked to the said translator (TR) to which the said counters communicate the binary number of each interface circuit scanned, so that the said translator may convert the said binary numbers into geographical numbers designating the peripheral charge devices, such as telephone extension number, hotel room number, corresponding to the said interface circuits scanned. , For the Applicants DR. REINHpLD COHN AND PARTNERS
IL42051A 1972-04-20 1973-04-16 System for memorising and processing data IL42051A (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
FR7214047A FR2181189A5 (en) 1972-04-20 1972-04-20

Publications (2)

Publication Number Publication Date
IL42051A0 IL42051A0 (en) 1973-06-29
IL42051A true IL42051A (en) 1976-11-30

Family

ID=9097241

Family Applications (1)

Application Number Title Priority Date Filing Date
IL42051A IL42051A (en) 1972-04-20 1973-04-16 System for memorising and processing data

Country Status (10)

Country Link
BE (1) BE798052A (en)
CH (1) CH565410A5 (en)
DE (1) DE2319198A1 (en)
ES (1) ES413805A1 (en)
FR (1) FR2181189A5 (en)
GB (1) GB1428035A (en)
IL (1) IL42051A (en)
IT (1) IT983993B (en)
NL (1) NL7305639A (en)
SE (1) SE391044B (en)

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2320600A2 (en) * 1972-04-20 1977-03-04 Cit Alcatel Information recording and processing system - has control terminal for input of taxation data and logic member and multiplexer
GB2225465A (en) * 1988-11-14 1990-05-30 Wong Tze Kwan Communication system
ES2143959B1 (en) * 1998-07-02 2000-12-01 Hotel Video Espana S A PRODUCT DISPENSER FOR HOTEL ROOMS AND THE LIKE.
ES2145725B1 (en) 1998-11-27 2001-02-01 Jofemar Sa VENDING MACHINE.

Also Published As

Publication number Publication date
BE798052A (en) 1973-10-11
IL42051A0 (en) 1973-06-29
ES413805A1 (en) 1976-01-16
CH565410A5 (en) 1975-08-15
FR2181189A5 (en) 1973-11-30
IT983993B (en) 1974-11-11
NL7305639A (en) 1973-10-23
GB1428035A (en) 1976-03-17
SE391044B (en) 1977-01-31
DE2319198A1 (en) 1973-10-25

Similar Documents

Publication Publication Date Title
US3750113A (en) Capacitive keyboard
US4498174A (en) Parallel cyclic redundancy checking circuit
GB1432535A (en) Data handling systems
US4454600A (en) Parallel cyclic redundancy checking circuit
GB1458610A (en) Digital data handling systems
US3410991A (en) Reading device for an information bearer
GB887111A (en) Input system for storage devices
US4839909A (en) Register access decade counting technique
US3302185A (en) Flexible logic circuits for buffer memory
IL42051A (en) System for memorising and processing data
GB988924A (en) Error detection and correction apparatus
US3787669A (en) Test pattern generator
US3515341A (en) Pulse responsive counters
US3993980A (en) System for hard wiring information into integrated circuit elements
US3714634A (en) Method and system for sorting without comparator
US3749834A (en) System for processing slope and duration information contained in complex waveforms
SU402052A1 (en) DEVICE FOR CODING INFORMATION
US3718903A (en) Circuit arrangement for checking stored information
US3092807A (en) Check number generator
SU378833A1 (en) DEVICE FOR INPUT OF INFORMATION
SU838701A1 (en) Device for forming shortest path in digital communication system
US3197737A (en) Electronic memory device
SU1117631A1 (en) Device for sorting numbers
SU427389A1 (en) MEMORY DEVICE
US3018954A (en) Error checking device employing tristable elements