IL126736A - Hardware authentication in the context of its software and vice versa - Google Patents

Hardware authentication in the context of its software and vice versa

Info

Publication number
IL126736A
IL126736A IL12673698A IL12673698A IL126736A IL 126736 A IL126736 A IL 126736A IL 12673698 A IL12673698 A IL 12673698A IL 12673698 A IL12673698 A IL 12673698A IL 126736 A IL126736 A IL 126736A
Authority
IL
Israel
Prior art keywords
software
hardware
verifying
centric
language
Prior art date
Application number
IL12673698A
Other languages
English (en)
Hebrew (he)
Other versions
IL126736A0 (en
Original Assignee
Lucent Technologies Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Lucent Technologies Inc filed Critical Lucent Technologies Inc
Publication of IL126736A0 publication Critical patent/IL126736A0/xx
Publication of IL126736A publication Critical patent/IL126736A/en

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/36Preventing errors by testing or debugging software
    • G06F11/3604Software analysis for verifying properties of programs
    • G06F11/3608Software analysis for verifying properties of programs using formal methods, e.g. model checking, abstract interpretation
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/36Preventing errors by testing or debugging software
    • G06F11/3604Software analysis for verifying properties of programs
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F30/00Computer-aided design [CAD]
    • G06F30/30Circuit design
    • G06F30/32Circuit design at the digital level
    • G06F30/33Design verification, e.g. functional simulation or model checking
    • G06F30/3323Design verification, e.g. functional simulation or model checking using formal methods, e.g. equivalence checking or property checking

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • Quality & Reliability (AREA)
  • Software Systems (AREA)
  • Evolutionary Computation (AREA)
  • Geometry (AREA)
  • Debugging And Monitoring (AREA)
  • Stored Programmes (AREA)
  • Design And Manufacture Of Integrated Circuits (AREA)
  • Devices For Executing Special Programs (AREA)
  • Test And Diagnosis Of Digital Computers (AREA)
IL12673698A 1997-11-03 1998-10-23 Hardware authentication in the context of its software and vice versa IL126736A (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US6408097P 1997-11-03 1997-11-03
US09/172,484 US6209120B1 (en) 1997-11-03 1998-10-14 Verifying hardware in its software context and vice-versa

Publications (2)

Publication Number Publication Date
IL126736A0 IL126736A0 (en) 1999-08-17
IL126736A true IL126736A (en) 2002-11-10

Family

ID=26744122

Family Applications (1)

Application Number Title Priority Date Filing Date
IL12673698A IL126736A (en) 1997-11-03 1998-10-23 Hardware authentication in the context of its software and vice versa

Country Status (6)

Country Link
US (1) US6209120B1 (fr)
EP (1) EP0913782A3 (fr)
JP (1) JPH11213031A (fr)
KR (1) KR100329305B1 (fr)
CA (1) CA2251244A1 (fr)
IL (1) IL126736A (fr)

Families Citing this family (31)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9195784B2 (en) * 1998-08-31 2015-11-24 Cadence Design Systems, Inc. Common shared memory in a verification system
US20060117274A1 (en) * 1998-08-31 2006-06-01 Tseng Ping-Sheng Behavior processor system and method
US6681374B1 (en) * 1999-06-09 2004-01-20 Lucent Technologies Inc. Hit-or-jump method and system for embedded testing
US6385757B1 (en) * 1999-08-20 2002-05-07 Hewlett-Packard Company Auto design of VLIW processors
US6751582B1 (en) * 1999-09-09 2004-06-15 International Business Machines Corporation Method and system for enhanced design validation through trace tailoring
KR100368546B1 (ko) * 2000-01-18 2003-01-24 한국 Mds (주) 실제 프로세서를 이용한 낙관적 실행에 의한하드웨어-소프트웨어 통합 검증방법
US6725431B1 (en) 2000-06-30 2004-04-20 Intel Corporation Lazy symbolic model checking
US20050192789A1 (en) * 2000-06-30 2005-09-01 Jin Yang Methods for formal verification on a symbolic lattice domain
US7031896B1 (en) 2000-06-30 2006-04-18 Intel Corporation Methods for performing generalized trajectory evaluation
US6591400B1 (en) 2000-09-29 2003-07-08 Intel Corporation Symbolic variable reduction
US6643827B1 (en) 2000-09-30 2003-11-04 Intel Corporation Symbolic model checking with dynamic model pruning
US7165231B2 (en) * 2000-12-18 2007-01-16 Yardstick Research, Llc Method and system for incremental behavioral validation of digital design expressed in hardware description language
US7146605B2 (en) * 2001-01-15 2006-12-05 International Business Machines Corporation Automatic abstraction of software source
US6792580B2 (en) * 2001-01-31 2004-09-14 Kabushiki Kaisha Toshiba Method and computer program product for software/hardware language model conversion
US7366650B2 (en) * 2001-04-12 2008-04-29 Arm Limited Software and hardware simulation
US20030172177A1 (en) * 2001-12-06 2003-09-11 Kersley Ian P. System and method for verifying a device
JP2005063136A (ja) * 2003-08-12 2005-03-10 Toshiba Corp 半導体集積回路の設計装置、設計方法、及び設計プログラム
US7231571B2 (en) * 2005-04-28 2007-06-12 Yardstick Research, L.L.C. Single-pass methods for generating test patterns for sequential circuits
US7783467B2 (en) 2005-12-10 2010-08-24 Electronics And Telecommunications Research Institute Method for digital system modeling by using higher software simulator
KR100857903B1 (ko) * 2005-12-10 2008-09-10 한국전자통신연구원 상위 프로그래밍 언어를 이용한 디지털 시스템 설계 방법
US7958421B2 (en) 2007-08-16 2011-06-07 Yardstick Research, Llc Single-pass, concurrent-validation methods for generating test patterns for sequential circuits
US8326592B2 (en) * 2007-12-21 2012-12-04 Cadence Design Systems, Inc. Method and system for verifying electronic designs having software components
US8244516B2 (en) * 2008-06-30 2012-08-14 International Business Machines Corporation Formal verification of models using concurrent model-reduction and model-checking
US8156395B2 (en) * 2008-07-28 2012-04-10 Yardstick Research, Llc Methods for generating test patterns for sequential circuits
KR20100084036A (ko) * 2009-01-15 2010-07-23 삼성전자주식회사 소프트웨어의 에러 검출 장치 및 방법
US8797330B1 (en) * 2013-10-18 2014-08-05 Google Inc. Systems and methods for detecting and animating changes in application state
US10333696B2 (en) 2015-01-12 2019-06-25 X-Prime, Inc. Systems and methods for implementing an efficient, scalable homomorphic transformation of encrypted data with minimal data expansion and improved processing efficiency
CN104503837B (zh) * 2015-01-15 2017-10-10 南京大学 基于偏序规约的中断驱动系统有界模型检验方法
US9996637B2 (en) 2015-07-30 2018-06-12 International Business Machines Corporation Method for verifying hardware/software co-designs
US10839124B1 (en) 2019-06-26 2020-11-17 Amazon Technologies, Inc. Interactive compilation of software to a hardware language to satisfy formal verification constraints
CN117093434B (zh) * 2023-10-20 2024-01-30 深圳品网科技有限公司 一种用于笔记本电脑的开关机自检测方法

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2815281B2 (ja) * 1993-04-19 1998-10-27 株式会社ピーエフユー デジタル回路設計支援システムおよびその方法
US6044211A (en) * 1994-03-14 2000-03-28 C.A.E. Plus, Inc. Method for graphically representing a digital device as a behavioral description with data and control flow elements, and for converting the behavioral description to a structural description
US5537580A (en) * 1994-12-21 1996-07-16 Vlsi Technology, Inc. Integrated circuit fabrication using state machine extraction from behavioral hardware description language
US5870588A (en) * 1995-10-23 1999-02-09 Interuniversitair Micro-Elektronica Centrum(Imec Vzw) Design environment and a design method for hardware/software co-design
JPH09153077A (ja) * 1995-12-01 1997-06-10 Pfu Ltd デジタル回路設計支援システムおよびデジタル回路のハードウェアおよびソフトウェアの設計方法

Also Published As

Publication number Publication date
KR100329305B1 (ko) 2002-09-27
US6209120B1 (en) 2001-03-27
EP0913782A2 (fr) 1999-05-06
CA2251244A1 (fr) 1999-05-03
KR19990066809A (ko) 1999-08-16
EP0913782A3 (fr) 2001-02-21
JPH11213031A (ja) 1999-08-06
IL126736A0 (en) 1999-08-17

Similar Documents

Publication Publication Date Title
US6209120B1 (en) Verifying hardware in its software context and vice-versa
US6385765B1 (en) Specification and verification for concurrent systems with graphical and textual editors
Cousineau et al. TLA+ proofs
US7620946B2 (en) Program slicing for codesign of embedded systems
Cleaveland et al. The concurrency workbench
Cleaveland et al. A Semantics Based Verification Tool for Finite State Systems.
EP1064601B1 (fr) Procede et appareil pour analyser un modele de systeme a base d'etats
Santiago Júnior et al. Generating model-based test cases from natural language requirements for space application software
US20060282807A1 (en) Software verification
Campos et al. Formally verifying interactive systems: A review
US8041554B1 (en) Method and system for the development of high-assurance microcode
Könighofer et al. Debugging unrealizable specifications with model-based diagnosis
Pill et al. Automated generation of (F) LTL oracles for testing and debugging
Kurshan et al. Verifying hardware in its software context
Jia et al. Verification experiments on the MASCARA protocol
Garavel et al. State space reduction for process algebra specifications
Barner et al. Combining symmetry reduction and under-approximation for symbolic model checking
Copty et al. Efficient debugging in a formal verification environment
Gallardo et al. A framework for automatic construction of abstract promela models
Pater Partial order reduction for PINS
Clarke et al. Executable protocol specification in ESL
Gamatié et al. The signal approach to the design of system architectures
De Nicola et al. Verifying hardware components with JACK
Borrione et al. HDL-based integration of formal methods and CAD tools in the PREVAIL environment
Xie et al. Translating software designs for model checking

Legal Events

Date Code Title Description
FF Patent granted
KB Patent renewed
MM9K Patent not in force due to non-payment of renewal fees