IE970664A1 - A synchronising circuit for a PBX for synchronising a PCM clock signal with basic rate ISDN network signals - Google Patents
A synchronising circuit for a PBX for synchronising a PCM clock signal with basic rate ISDN network signalsInfo
- Publication number
- IE970664A1 IE970664A1 IE970664A IE970664A IE970664A1 IE 970664 A1 IE970664 A1 IE 970664A1 IE 970664 A IE970664 A IE 970664A IE 970664 A IE970664 A IE 970664A IE 970664 A1 IE970664 A1 IE 970664A1
- Authority
- IE
- Ireland
- Prior art keywords
- clock signal
- circuit
- isdn
- synchronised
- signals
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04J—MULTIPLEX COMMUNICATION
- H04J3/00—Time-division multiplex systems
- H04J3/02—Details
- H04J3/06—Synchronising arrangements
- H04J3/0635—Clock or time synchronisation in a network
- H04J3/0685—Clock or time synchronisation in a node; Intranode synchronisation
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04Q—SELECTING
- H04Q11/00—Selecting arrangements for multiplex systems
- H04Q11/04—Selecting arrangements for multiplex systems for time-division multiplexing
- H04Q11/0428—Integrated services digital network, i.e. systems for transmission of different types of digitised signals, e.g. speech, data, telecentral, television signals
- H04Q11/0435—Details
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/02—Speed or phase control by the received code signals, the signals containing no special synchronisation information
- H04L7/033—Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
- H04L7/0331—Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop with a digital phase-locked loop [PLL] processing binary samples, e.g. add/subtract logic for correction of receiver clock
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04Q—SELECTING
- H04Q2213/00—Indexing scheme relating to selecting arrangements in general and for multiplex systems
- H04Q2213/13209—ISDN
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04Q—SELECTING
- H04Q2213/00—Indexing scheme relating to selecting arrangements in general and for multiplex systems
- H04Q2213/13214—Clock signals
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04Q—SELECTING
- H04Q2213/00—Indexing scheme relating to selecting arrangements in general and for multiplex systems
- H04Q2213/1322—PBX
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04Q—SELECTING
- H04Q2213/00—Indexing scheme relating to selecting arrangements in general and for multiplex systems
- H04Q2213/13292—Time division multiplexing, TDM
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04Q—SELECTING
- H04Q2213/00—Indexing scheme relating to selecting arrangements in general and for multiplex systems
- H04Q2213/1332—Logic circuits
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04Q—SELECTING
- H04Q2213/00—Indexing scheme relating to selecting arrangements in general and for multiplex systems
- H04Q2213/13322—Integrated circuits
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04Q—SELECTING
- H04Q2213/00—Indexing scheme relating to selecting arrangements in general and for multiplex systems
- H04Q2213/1336—Synchronisation
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
Abstract
A communications circuit (1) of a PBX comprises a control circuit (3) for controlling the circuit (1) and an interface circuit (4) which operated under the control of the control circuit (3) for receiving eight ISDN lines on inputs (1) to (8) of the interface circuit (4). Eight layer one integrated circuit chips (5) are provided, one for each ISDN line. Each layer one integrated circuit chips (5) are provided, one for each ISDN line. Each layer one integrated circuit chip (5) outputs a line synchronous clock signal which is derived from the basic rate ISDN network signal on the corresponding ISDN line. A synchronising circuit (2) comprises a digital phase locked loop circuit (IC 24) for providing synchronised PCM clock signals one of which is applied to an input (1) of a digital switch matrix (6) for clocking ISDN signals through the digital switch matrix (6). The phase locked loop circuit (IC 24) outputs the synchronised PCM clock signal which is divided in a digital counter (IC 23), (IC 30) and (IC 31) to appropriate frequencies. The synchronised PCM clock signal is fed back to the digital phase locked loop circuit (IC 24) where it is compared with one of the line synchronous clock signals which is selected by a multiplexer (IC 26). The two signals are compared in the digital phase locked loop circuit (IC 24) and single pulses at the same frequency as the synchronised PCM clock signal are added to or deleted from the synchronised PCM clock signal to push the signal into phase and phase lock the signal with the selected line synchronous clock signal. <Fig. 2 is to accompany the Abstract>.
Description
A synchronising circuit for a PBX for synchronising a PCM clock signal with basic rate ISDN network signals
A communications circuit (1) of a PBX comprises a control circuit (3) for controlling the circuit (1) and an interface circuit (4) which operated under the control of the control circuit (3) for receiving eight ISDN lines on inputs (1) to (8) of the interface circuit (4) .
Eight layer one integrated circuit chips (5) are provided, one for each ISDN line. Each layer one integrated circuit chips (5) are provided, one for each ISDN line. Each layer one integrated circuit chip (5) outputs a line synchronous clock signal which is derived from the basic rate ISDN network signal on the corresponding ISDN line. A synchronising circuit (2) comprises a digital phase locked loop circuit (IC 24) for providing synchronised PCM clock signals one of which is applied to an input (1) of a digital switch matrix (6) for clocking ISDN signals through the digital switch matrix (6). The phase locked loop circuit (IC 24) outputs the synchronised PCM clock signal which is divided in a digital counter (IC 23), (IC 30) and (IC 31) to appropriate frequencies. The synchronised PCM clock signal is fed back to the digital phase locked loop circuit (IC 24) where it is compared with one of the line synchronous clock signals which is selected by a multiplexer (IC 26).
The two signals are compared in the digital phase locked loop circuit (IC 24) and single pulses at the same frequency as the synchronised PCM clock signal are added to or deleted from the synchronised PCM clock signal to push the signal into phase and phase lock the signal with the selected line synchronous 'clock signal.
1 970664
APPUMTIWNto.
A synchronising circuit for a PBX for synchronising a PCM clock signal with basic rate ISDN network signals
The present invention relates to a synchronising circuit for a private branch exchange (PBX) for providing a synchronised pulse coded modulated (PCM) clock signal synchronised with basic rate ISDN network signals, and in particular, to a synchronising circuit for providing a PCM clock signal for clocking ISDN signals through a digital switch matrix of a communications circuit of the PBX so that the synchronised PCM clock signal is synchronised with basic rate ISDN network signals derived from one of a plurality of ISDN lines interfaced with the PBX. The invention also relates to a method for providing a synchronised PCM clock signal which is synchronised with basic rate ISDN network signals from a selected one of a plurality of ISDN lines. The invention further relates to a PBX comprising synchronising circuit.
OPEN TO PUBLIC INSPECTION UNDER
SECTION 28 AND RULE 23
It is essential that PCM clock signals generated in the communications circuit of a PBX, including PCM clock signals which are provided for clocking ISDN signals through a digital switch matrix of the communications circuit should be synchronised with basic rate ISDN
network signals which are provided on an ISDN network line. Otherwise, ISDN signals would overflow from buffers within the communications circuit, and would thus be lost.
The present invention is directed towards providing a synchronising circuit which provides a synchronised PCM clock signal which is synchronised with basic rate ISDN network signals, and the invention is also directed towards providing a PBX comprising the synchronising circuit. The invention is further directed towards providing a method for providing a synchronised PCM clock signal which is synchronised with basic rate ISDN network signals.
According to the invention there is provided a synchronised PCM clock signal for a digital switch matrix of a PBX communications circuit synchronised with a basic rate ISDN network signal, the synchronising circuit comprising an interface means for interfacing a plurality of ISDN lines with the digital switch matrix and for outputting a plurality of corresponding line synchronous clock signals in response to the bit rate of the ISDN signals on the respective corresponding ISDN lines, a signal generating means for generating a high frequency clock signal, a means for deriving and outputting a PCM clock signal from the high frequency clock signal outputted from the signal generating means, a comparing means for comparing the outputted PCM clock signal from the deriving means with a selected one of the line synchronous clock signals, a digitally controlled means for altering the outputted PCM clock signal from the deriving means so that the outputted PCM clock signal is synchronised with the selected line synchronous clock signal for providing the synchronised PCM clock signal for clocking the ISDN signals through the digital switch matrix, and a feedback loop for feeding back the synchronised PCM clock signal to the interface means for facilitating clocking of the ISDN signal through the digital switch matrix of the PBX.
In one embodiment of the invention the means for altering the outputted PCM clock signal from the deriving means comprises an incrementing circuit and a decrementing circuit for selectively adding pulses to or deleting pulses from the outputted PCM clock signal for synchronising the PCM clock signal, the pulses being added to the outputted PCM clock signal being at the frequency of the outputted PCM clock signal.
In another embodiment of the invention the means for altering the outputted PCM clock signal comprises a digitally controlled oscillator having an up/down counter for adding or deleting the pulses.
Preferably, the pulses are added to or deleted from the outputted PCM clock signal by the altering means in response to an error signal derived from the comparing means .
In another embodiment of the invention the comparing 10 means comprises a phase detecting means for detecting the phase of the selected line synchronous clock signal and the phase of the outputted PCM clock signal, the error signal being derived from the phase detecting means .
Preferably, the deriving means, the comparing means and the digitally controlled altering means are provided by a digital phase locked loop circuit. Advantageously, the digital phase locked loop circuit is implemented in the form of an integrated circuit chip.
Advantageously, dividing means is provided for dividing the synchronised outputted PCM clock signal for providing the synchronised PCM clock signal at a desired frequency for clocking the ISDN signals through the digital switch matrix of the PBX. Preferably, the digital dividing means divides the synchronised outputted PCM clock signal for providing a synchronised PCM clock signal at a frequency substantially similar to the frequency of the selected line synchronous clock signal for feeding to the comparing means for comparison with the select line synchronous clock signal. Advantageously, the digital dividing means divides the synchronised outputted PCM clock signal for providing a frame synchronous clock signal for clocking the ISDN signals through the digital switch matrix of the PBX.
In another embodiment of the invention a selecting means is provided for selecting one of the line synchronising clock signal for feeding to the comparing means, the selecting means being responsive to ISDN signals on the respective ISDN lines.
In a further embodiment of the invention a deselecting means is provided for deselecting the altering means so that the outputted PCM clock signal outputted by the deriving means bypasses the altering means for providing a PCM clock signal which is not synchronised.
Additionally, the invention provides a PBX comprising a communications circuit having a digital switch matrix, and comprising the synchronising circuit according to the invention for providing a synchronised PCM clock signal synchronised with basic rate ISDN network signals for clocking ISDN signals from an ISDN line through the digital switch matrix.
Further the invention provides a method for providing a synchronised PCM clock signal synchronised with basic rate ISDN network signals from one of a plurality of ISDN lines for clocking ISDN signals through a digital switch matrix of a communications circuit of a PBX, the method comprising the steps of interfacing a plurality of ISDN lines with the digital switch matrix and providing a plurality of line synchronous clock signals corresponding to ISDN signals on the respective ISDN lines, each line synchronous clock signal being responsive to the bit rate of the ISDN signal on the corresponding ISDN line, generating a high frequency clock signal, deriving a PCM clock signal from the high frequency clock signal, and outputting the derived PCM clock signal, comparing the outputted PCM clock signal with a selected one of the line synchronous clock signals, altering the outputted PCM clock signal by a digitally controlled means so that the PCM clock signal is synchronised with the selected line synchronous clock signal for providing the synchronised PCM clock signal for clocking the ISDN signals through the digital switch matrix, and feeding back the synchronised PCM clock signal to the interface means for facilitating clocking of the ISDN signals through the digital switch matrix of the
PBX.
The invention will be more clearly understood from the following description of a preferred embodiment thereof which is given by way of example only with reference to the accompanying drawings, in which:
Fig. 1 is a block representation of a communications circuit of a PBX according to the invention, and
Fig. 2 is a circuit diagram of a synchronising circuit also according to the invention of the communications circuit of Fig. 1.
Referring to the drawings and initially to Fig. 1 there is illustrated a communications circuit of a PBX according to the invention which is indicated generally by the reference numeral 1 for receiving a plurality of ISDN lines, in this case eight ISDN lines for switching through to a plurality of extension lines. A synchronising circuit 2 also according to the invention in the communications circuit 1 provides a plurality of synchronised PCM signals of different frequencies for the communications circuit 1 as will be described below, and which are synchronised with the basic rate ISDN signals on a selected one of the ISDN lines. The communications circuit 1 comprises a control means, namely, a control circuit which is illustrated in block representation by the block 3. The control circuit 3 comprises a central processing unit (not shown), amongst other components (none of which are shown) for controlling the communications circuit and other aspects of the PBX which will be well known to those skilled in the art.
An interface means which comprises an interface circuit which is illustrated in block representation by the block 4 interfaces the communications circuit 1 with the eight ISDN lines. The interface circuit 4 operates under the control of the control circuit 3. The eight ISDN lines are received by the interface circuit 4 on inputs 1 to 8 of the circuit 4. In this embodiment of the invention the interface circuit 4 comprises eight layer one integrated circuit chips 5, one being provided for each ISDN line. Three of the layer one integrated circuit chips 5 are illustrated in Fig. 2. The layer one integrated circuit chips 5 output corresponding line synchronous clock signals which are outputted from the interface circuit 4 on outputs 11 to 18. The line synchronous clock signal outputted by each layer one integrated circuit chip 5 is derived from, and in phase with the bit rate of the ISDN signal appearing on the ISDN line to which the layer one integrated chip 5 is connected. In this embodiment of the invention the line synchronous clock signals are at a frequency of 512KHz and are used for maintaining the synchronised PCM clock signals synchronised with the basic rate ISDN signals.
A digital switch matrix which is illustrated in block representation by the block 6 switches calls from the ISDN lines through to the appropriate extension. The digital switch matrix 6 is operated under the control of the control circuit 3.
The synchronising circuit 2 is operated under the control of the control circuit 3, and provides the synchronised PCM clock signals on outputs 100, 101,
102, 103, 104, 105 and 106 at different frequencies as will be described below, which are synchronised with the basic rate ISDN signal on a selected one of the ISDN lines. The synchronised PCM clock signal on the output 100 is at a frequency of 4.096MHz and is applied to an input 1 of the digital switch matrix 6 for clocking ISDN signals through the digital switch matrix
6. The synchronised PCM clock signal on the output 100 of the synchronising circuit 2 is also fed back to the layer one integrated circuit chips 5 of the interface circuit 4 for closing the control loop. The synchronised PCM clock signal on the output 101 is a frame synchronisation clock signal, and is at a frequency of 8KHz . The frame synchronisation clock signal is applied to an input 2 of the digital switch matrix 6 also for clocking the ISDN signals through the digital switch matrix 6. The synchronised PCM clock signal on the output 102 is at a frequency of 512KHz which is similar to the frequency of the line synchronous clock signals outputted by the interface circuit 3, and is fed back into the synchronising circuit 2 for comparison with a selected one of the line synchronous clock signals for facilitating further correction of the synchronised PCM clock signal. The PCM clock signals of other frequencies on the outputs 103 to 106 are provided for other functions in the communications circuit 1.
Referring now to Fig. 2 the synchronising circuit 2 according to the invention will now be described in detail. The synchronising circuit 2 comprises a digital phase locked loop integrated circuit IC 24 which outputs a synchronised PCM clock signal at a frequency of 8.192MHz on its I/D_OUT pin 7. The PCM clock signal on pin 7 is derived from a high frequency clock signal generating means, namely, a crystal oscillator IC 25 which applies a clock signal at a frequency of 16.384MHz to the K_CLK and I/D_CLK pins 4 and 5, respectively, of the digital phase locked loop circuit IC 24. The synchronised PCM clock signal at approximately 8.192MHz is fed from the pin 7 of the digital phase locked loop circuit IC 24 to a dividing means, namely, a digital counter IC 23. The counter IC 23 divides the synchronised clock signal at 8.192MHz which is received on its input clock pin 2, and outputs a number of clock signals at different frequencies on its output pins 11 to 15. The output clock signal appearing on pin 14 is at a frequency of 4.096MHz in other words half the input frequency of 8.192MHz, and this signal appearing on pin 14 provides the synchronised PCM clock signal which is outputted on the output 100 of the synchronising circuit 2, and which is applied to the input 1 of the digital switch matrix 6 for clocking the ISDN signals through the digital switch matrix 6. The clock signal appearing on the output pin 13 of the counter IC 23 is at a frequency of approximately 2.048MHz, in other words a quarter of the synchronised PCM clock signal of 8.192MHz which is applied to the input pin 2 of the counter IC 23. This clock signal which appears on pin 13 of the counter
IC 23 is further divided in digital counters IC 30 and IC 31, and in a flip-flop IC 32. An NAND gate IC 33 receives the divided clock signal from the flip-flop IC 32 and outputs the frame synchronisation signal at the frequency of 8KHz which is applied to the input 2 of the digital switch matrix 6. The clock signals which appear on the outputs 103, 104, 105 and 106 of the synchronising circuit 2 for other functions within the PBX are provided on terminals 103, 104, 105 and 106 as can be seen in Fig. 2. The signal appearing on the terminal 103 is derived from the pin 13 of the counter IC 23, the signals on the terminals 104 and 105 are derived from the pins 11 of the counters IC 30 and IC 31, respectively, while the signal on the terminal 106 is derived from the pin 5 of the flip-flop IC 32.
The signal at the frequency of 512KHz on the output 102 of the synchronising circuit 2, in other words the signal at a frequency which is similar to the frequency of the line synchronous clock signals is derived from an output pin 13 of the counter IC 30. The signal on the output pin 13 of the counter IC 30 is in phase with the synchronised PCM coded clock signal which is provided on pin 7 of the digital phase locked loop circuit IC 24 and is fed to input pins 6 and 10 of the digital phase locked loop circuit IC 24 for comparison with the selected one of the line synchronous clock signals .
A selecting means for selecting one of the line synchronous clock signals from the layer one integrated circuit chips 4 comprises a multiplexer IC 26. The line synchronous clock signals are applied to pins 10 to 15 of the multiplexer IC 26, and a select signal from the control circuit 3 applied to pins SO, SI, S2 and S3 of the multiplexer IC 26 selects the line synchronous clock signal which is to be compared in the phase locked loop circuit IC 24 with the signal from the pin 13 of the counter IC 30. The selected line synchronous clock signal is fed from the multiplexer IC 26 to pin 13 of the digital phase locked loop circuit IC 24, and a comparing means, which is provided by a phase detecting means, namely, phase detectors in the digital phase locked loop circuit IC 24 compares the selected line synchronous clock signal with the signal from the pin 13 of the counter IC 30. If the two signals are not in phase the phase detectors provide an error signal. The error signal is used by an up/down counter of a digitally controlled oscillator in the digital phase locked loop circuit IC 24 for altering the PCM clock signal appearing on the output pin 7 of the digital phase locked loop circuit IC 24 so that it is brought into phase and frequency locked with the selected line synchronous clock signal from the multiplexer IC 26. This is achieved by an increment/decrement circuit which is provided in the digital phase locked loop circuit IC 24 which adds single pulses at a frequency of 8.192MHz to, or deletes single pulses from the signal which is appearing on pin 7 of the digital phase locked loop circuit IC 24 so that the PCM clock signal appearing on pin 7 is pushed into phase and frequency locked with the selected line synchronous clock signal. In this way the PCM clock signal which is provided at approximately 4.096MHz on the output pin 14 of the counter IC 23 is retained in synchronisation with the basic rate ISDN signal which is being clocked through the digital switch matrix 6. Thus, there is no danger of bits in the ISDN signal which is being received on one of the ISDN lines being lost as it is being clocked through the digital switch matrix 6. Additionally, the frame synchronisation signal of 8KHz which is provided by the NAND gate IC 33 on the output 101 of the synchronising circuit 2 is also retained in synchronisation with the basic grade ISDN network signal.
The synchronised PCM clock signal at approximately 4.096MHz is also fed from the output pin 14 of the digital counter IC 23 to the layer one integrated circuit 4 of the interface circuit 3, thus closing the digital phase locked loop. Depending on the type of layer one integrated circuits which are used, it may be necessary, to adapt the frame synchronous pulse and relative phase of the frame synchronous pulse and the relative phase of the 4.096MHz clock signal and the frame synchronous pulse. This is carried out in the digital switch matrix 6.
A deselect means is provided for deselecting the digital phase locked loop circuit IC 24 so that the output appearing on the pin 7 of the digital phase locked loop circuit IC 24 is derived directly from the crystal oscillator IC 25. In this way, the PCM signal outputted on the pin 7 of the digital phase locked loop circuit IC 24 is not synchronised with an ISDN line.
The digital phase locked loop circuit IC 24 is deselected by a signal from the control circuit 2 which is applied to the pins A, B, C and D of the digital phase locked loop circuit IC 24. The communications circuit 1 would be operated with the digital locked loop circuit deselected for receiving signals from an analog public network exchange line.
The invention is not limited to the embodiment hereinbefore described which may be varied in construction and detail.
Claims (17)
1. A synchronising circuit for providing a synchronised PCM clock signal for a digital switch matrix of a PBX communications circuit synchronised with a basic rate ISDN network signal, the synchronising circuit comprising an interface means for interfacing a plurality of ISDN lines with the digital switch matrix and for outputting a plurality of corresponding line synchronous clock signals in response to the bit rate of the ISDN signals on the respective corresponding ISDN lines, a signal generating means for generating a high frequency clock signal, a means for deriving and outputting a PCM clock signal from the high frequency clock signal outputted from the signal generating means, a comparing means for comparing the outputted PCM clock signal from the deriving means with a selected one of the line synchronous clock signals, a digitally controlled means for altering the outputted PCM clock signal from the deriving means so that the outputted PCM clock signal is synchronised with the selected line synchronous clock signal for providing the synchronised PCM clock signal for clocking the ISDN signals through the digital switch matrix, and a feedback loop for feeding back the synchronised PCM clock signal to the interface means for facilitating clocking of the ISDN signal through the digital switch matrix of the PBX.
2. A synchronising circuit as claimed in Claim 1 in which the means for altering the outputted PCM clock signal from the deriving means comprises an incrementing circuit and a decrementing circuit for selectively adding pulses to or deleting pulses from the outputted PCM clock signal for synchronising the PCM clock signal, the pulses being added to the outputted PCM clock signal being at the frequency of the outputted PCM clock signal.
3. A synchronising circuit as claimed in claim 2 in which the means for altering the outputted PCM clock signal comprises a digitally controlled oscillator having an up/down counter for adding or deleting the pulses .
4. A synchronising circuit as claimed in Claims 2 or 3 in which the pulses are added to or deleted from the outputted PCM clock signal by the altering means in response to an error signal derived from the comparing means .
5. A synchronising circuit as claimed in Claim 4 in which the comparing means comprises a phase detecting means for detecting the phase of the selected line synchronous clock signal and the phase of the outputted PCM clock signal, the error signal being derived from the phase detecting means.
6. A synchronising circuit as claimed in any preceding claim in which the deriving means, the comparing means and the digitally controlled altering means are provided by a digital phase locked loop circuit.
7. A synchronising circuit as claimed in Claim 6 in which the digital phase locked loop circuit is implemented in the form of an integrated circuit chip.
8. A synchronising circuit as claimed in any preceding claims in which a digital dividing means is provided for dividing the synchronised outputted PCM clock signal for providing the synchronised PCM clock signal at a desired frequency for clocking the ISDN signals through the digital switch matrix of the PBX.
9. A synchronising circuit as claimed in Claim 8 in which the digital dividing means divides the synchronised outputted PCM clock signal for providing a synchronised PCM clock signal at a frequency substantially similar to the frequency of the selected line synchronous clock signal for feeding to the comparing means for comparison with the select line 5 synchronous clock signal.
10. A synchronising circuit as claimed in Claim 8 or 9 in which the digital dividing means divides the synchronised outputted PCM clock signal for providing a frame synchronous clock signal for clocking the ISDN 10 signals through the digital switch matrix of the PBX.
11. A synchronising circuit as claimed in any preceding claim in which a selecting means is provided for selecting one of the line synchronising clock signal for feeding to the comparing means, the 15 selecting means being responsive to ISDN signals on the respective ISDN lines.
12. A synchronising circuit as claimed in any preceding claim in which a deselecting means is provided for deselecting the altering means so that the 20 outputted PCM clock signal outputted by the deriving means bypasses the altering means for providing a PCM clock signal which is not synchronised.
13. A synchronising circuit substantially as described herein with reference to and as illustrated in the accompanying drawing.
14. A PBX comprising a communications circuit having a digital switch matrix, and comprising the synchronising circuit as claimed in any preceding claim for providing a synchronised PCM clock signal synchronised with basic rate ISDN network signals for clocking ISDN signals from an ISDN line through the digital switch matrix.
15. A PBX substantially as described herein with reference to and as illustrated in the accompanying drawings .
16. A method for providing a synchronised PCM clock signal synchronised with basic rate ISDN network signals from one of a plurality of ISDN lines for clocking ISDN signals through a digital switch matrix of a communications circuit of a PBX, the method comprising the steps of interfacing a plurality of ISDN lines with the digital switch matrix and providing a plurality of line synchronous clock signals corresponding to ISDN signals on the respective ISDN lines, each line synchronous clock signal being responsive to the bit rate of the ISDN signal on the corresponding ISDN line, 970644 generating a high frequency clock signal, deriving a PCM clock signal from the high frequency clock signal, and outputting the derived PCM clock signal, comparing the outputted PCM clock signal with a selected one of the line synchronous clock signals, altering the outputted PCM clock signal by a digitally controlled means so that the PCM clock signal is synchronised with the selected line synchronous clock signal for providing the synchronised PCM clock signal for clocking the ISDN signals through the digital switch matrix, and feeding back the synchronised PCM clock signal to the interface means for facilitating clocking of the ISDN signals through the digital switch matrix of the PBX.
17. A method for providing a synchronised PCM clock signal synchronised with basic rate ISDN network signals from one of a plurality of ISDN lines for clocking ISDN signals through a digital switch matrix of a communications circuit of a PBX, the method being substantially as described herein with reference to and as illustrated in the accompanying drawings.
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
IE970664A IE970664A1 (en) | 1997-09-09 | 1997-09-09 | A synchronising circuit for a PBX for synchronising a PCM clock signal with basic rate ISDN network signals |
GB9725864A GB2329093B (en) | 1997-09-09 | 1997-12-05 | A synchronising circuit for a PBX for synchronising a PCM clock signal with basic rate ISDN network signals |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
IE970664A IE970664A1 (en) | 1997-09-09 | 1997-09-09 | A synchronising circuit for a PBX for synchronising a PCM clock signal with basic rate ISDN network signals |
Publications (1)
Publication Number | Publication Date |
---|---|
IE970664A1 true IE970664A1 (en) | 1999-03-10 |
Family
ID=11041587
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
IE970664A IE970664A1 (en) | 1997-09-09 | 1997-09-09 | A synchronising circuit for a PBX for synchronising a PCM clock signal with basic rate ISDN network signals |
Country Status (2)
Country | Link |
---|---|
GB (1) | GB2329093B (en) |
IE (1) | IE970664A1 (en) |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2001003342A1 (en) * | 1999-06-30 | 2001-01-11 | Infineon Technologies Ag | Circuit for generating clock pulses in a communications system |
CN103198734A (en) * | 2012-01-06 | 2013-07-10 | 苏州市职业大学 | Signal synchronization PCM coding and decoding experiment system |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0213096A (en) * | 1988-06-30 | 1990-01-17 | Toshiba Corp | Electronic exchange |
US5136617A (en) * | 1990-12-03 | 1992-08-04 | At&T Bell Laboratories | Switching technique for attaining synchronization |
GB9114841D0 (en) * | 1991-07-10 | 1991-08-28 | Gpt Ltd | Sdh data transmission timing |
-
1997
- 1997-09-09 IE IE970664A patent/IE970664A1/en not_active IP Right Cessation
- 1997-12-05 GB GB9725864A patent/GB2329093B/en not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
GB2329093A (en) | 1999-03-10 |
GB2329093B (en) | 2002-07-31 |
GB9725864D0 (en) | 1998-02-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CA1155932A (en) | Arrangement for synchronizing the phase of a local clock signal with an input signal | |
US6275547B1 (en) | Clock recovery circuit | |
US4873456A (en) | High speed state machine | |
US4398155A (en) | Multiple clock switching circuit | |
GB2169116A (en) | Clock frequency divider circuit | |
EP0396673A1 (en) | High speed digital programmable frequency divider | |
US4680779A (en) | Distributed clock synchronization in a digital data switching system | |
EP0456258B1 (en) | Network synchronization unit for a telephone exchange | |
US4668917A (en) | Phase comparator for use with a digital phase locked loop or other phase sensitive device | |
US6178216B1 (en) | Digital phase locked loop circuit and method therefor | |
EP0268409B1 (en) | Clock signal multiplexers | |
IE970664A1 (en) | A synchronising circuit for a PBX for synchronising a PCM clock signal with basic rate ISDN network signals | |
KR100795173B1 (en) | Frequency synthesizer | |
US5844908A (en) | Digital delay system and method for digital cross connect telecommunication systems | |
EP0098653A1 (en) | High-stability clock signal regenerator | |
IES77339B2 (en) | A synchronising circuit for a PBX for synchronising a PCM clock signal with basic rate ISDN network signals | |
US4955040A (en) | Method and apparatus for generating a correction signal in a digital clock recovery device | |
US20020080825A1 (en) | Method and compensation module for the phase compensation of clock signals | |
JP2541398B2 (en) | Multi-frequency digital phase-locked loop circuit | |
CN100349469C (en) | Special small ISON exchange selecting synchronous pulse source automatically | |
JPS6130450B2 (en) | ||
US6681272B1 (en) | Elastic store circuit with static phase offset | |
KR100510119B1 (en) | Digital PLL Circuits and Their Methods | |
US3610832A (en) | Apparatus for adapting pcm telephone systems to multiplexed telegraph use | |
AU600417B2 (en) | Arrangement for switching over a clock pulse to a clock pulse of the same frequency but with lagging clock phase |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
MM4A | Patent lapsed |