HK1019800A1 - Cache coherency protocol for a data processing system including a multi-level memory hierarchy - Google Patents
Cache coherency protocol for a data processing system including a multi-level memory hierarchyInfo
- Publication number
- HK1019800A1 HK1019800A1 HK99104882A HK99104882A HK1019800A1 HK 1019800 A1 HK1019800 A1 HK 1019800A1 HK 99104882 A HK99104882 A HK 99104882A HK 99104882 A HK99104882 A HK 99104882A HK 1019800 A1 HK1019800 A1 HK 1019800A1
- Authority
- HK
- Hong Kong
- Prior art keywords
- data processing
- processing system
- system including
- level memory
- cache coherency
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
- G06F12/0802—Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches
- G06F12/0806—Multiuser, multiprocessor or multiprocessing cache systems
- G06F12/0815—Cache consistency protocols
- G06F12/0831—Cache consistency protocols using a bus scheme, e.g. with bus monitoring or watching means
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
- G06F12/0802—Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches
- G06F12/0806—Multiuser, multiprocessor or multiprocessing cache systems
- G06F12/0811—Multiuser, multiprocessor or multiprocessing cache systems with multilevel cache hierarchies
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Memory System Of A Hierarchy Structure (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/024,318 US6192451B1 (en) | 1998-02-17 | 1998-02-17 | Cache coherency protocol for a data processing system including a multi-level memory hierarchy |
Publications (1)
Publication Number | Publication Date |
---|---|
HK1019800A1 true HK1019800A1 (en) | 2000-02-25 |
Family
ID=21819973
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
HK99104882A HK1019800A1 (en) | 1998-02-17 | 1999-10-28 | Cache coherency protocol for a data processing system including a multi-level memory hierarchy |
Country Status (8)
Country | Link |
---|---|
US (1) | US6192451B1 (ko) |
EP (1) | EP0936557B1 (ko) |
JP (1) | JPH11272559A (ko) |
KR (1) | KR100326980B1 (ko) |
CN (1) | CN1126046C (ko) |
DE (1) | DE69908204D1 (ko) |
HK (1) | HK1019800A1 (ko) |
TW (1) | TW439030B (ko) |
Families Citing this family (62)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6275908B1 (en) * | 1998-02-17 | 2001-08-14 | International Business Machines Corporation | Cache coherency protocol including an HR state |
US6446237B1 (en) * | 1998-08-04 | 2002-09-03 | International Business Machines Corporation | Updating and reading data and parity blocks in a shared disk system |
US6578110B1 (en) | 1999-01-21 | 2003-06-10 | Sony Computer Entertainment, Inc. | High-speed processor system and cache memories with processing capabilities |
US6374333B1 (en) * | 1999-11-09 | 2002-04-16 | International Business Machines Corporation | Cache coherency protocol in which a load instruction hint bit is employed to indicate deallocation of a modified cache line supplied by intervention |
US6345344B1 (en) * | 1999-11-09 | 2002-02-05 | International Business Machines Corporation | Cache allocation mechanism for modified-unsolicited cache state that modifies victimization priority bits |
US6405289B1 (en) * | 1999-11-09 | 2002-06-11 | International Business Machines Corporation | Multiprocessor system in which a cache serving as a highest point of coherency is indicated by a snoop response |
US6349369B1 (en) * | 1999-11-09 | 2002-02-19 | International Business Machines Corporation | Protocol for transferring modified-unsolicited state during data intervention |
US6345343B1 (en) * | 1999-11-09 | 2002-02-05 | International Business Machines Corporation | Multiprocessor system bus protocol with command and snoop responses for modified-unsolicited cache state |
US6321306B1 (en) * | 1999-11-09 | 2001-11-20 | International Business Machines Corporation | High performance multiprocessor system with modified-unsolicited cache state |
US6345342B1 (en) * | 1999-11-09 | 2002-02-05 | International Business Machines Corporation | Cache coherency protocol employing a read operation including a programmable flag to indicate deallocation of an intervened cache line |
US6519685B1 (en) | 1999-12-22 | 2003-02-11 | Intel Corporation | Cache states for multiprocessor cache coherency protocols |
US6457104B1 (en) * | 2000-03-20 | 2002-09-24 | International Business Machines Corporation | System and method for recycling stale memory content in compressed memory systems |
US6904499B2 (en) * | 2001-03-30 | 2005-06-07 | Intel Corporation | Controlling cache memory in external chipset using processor |
TWI252406B (en) * | 2001-11-06 | 2006-04-01 | Mediatek Inc | Memory access interface and access method for a microcontroller system |
KR100434055B1 (ko) * | 2002-04-27 | 2004-06-04 | 엘지전자 주식회사 | 이동통신 시스템의 캐시 일관성 유지 방법 |
US7073030B2 (en) | 2002-05-22 | 2006-07-04 | International Business Machines Corporation | Method and apparatus providing non level one information caching using prefetch to increase a hit ratio |
US7035979B2 (en) * | 2002-05-22 | 2006-04-25 | International Business Machines Corporation | Method and apparatus for optimizing cache hit ratio in non L1 caches |
US7281055B2 (en) * | 2002-05-28 | 2007-10-09 | Newisys, Inc. | Routing mechanisms in systems having multiple multi-processor clusters |
US7103636B2 (en) * | 2002-05-28 | 2006-09-05 | Newisys, Inc. | Methods and apparatus for speculative probing of a remote cluster |
US7346744B1 (en) | 2002-11-04 | 2008-03-18 | Newisys, Inc. | Methods and apparatus for maintaining remote cluster state information |
US7296121B2 (en) * | 2002-11-04 | 2007-11-13 | Newisys, Inc. | Reducing probe traffic in multiprocessor systems |
US7003633B2 (en) * | 2002-11-04 | 2006-02-21 | Newisys, Inc. | Methods and apparatus for managing probe requests |
US8185602B2 (en) | 2002-11-05 | 2012-05-22 | Newisys, Inc. | Transaction processing using multiple protocol engines in systems having multiple multi-processor clusters |
US7577755B2 (en) * | 2002-11-19 | 2009-08-18 | Newisys, Inc. | Methods and apparatus for distributing system management signals |
US20040117667A1 (en) * | 2002-12-12 | 2004-06-17 | Sun Microsystems, Inc. | Synchronization facility for information domains employing replicas |
US7334089B2 (en) * | 2003-05-20 | 2008-02-19 | Newisys, Inc. | Methods and apparatus for providing cache state information |
KR100531861B1 (ko) * | 2003-05-31 | 2005-11-29 | 엘지전자 주식회사 | 무선 인터넷 환경에서의 캐쉬 일관성 유지 방법 |
US7386626B2 (en) * | 2003-06-23 | 2008-06-10 | Newisys, Inc. | Bandwidth, framing and error detection in communications between multi-processor clusters of multi-cluster computer systems |
US7337279B2 (en) * | 2003-06-27 | 2008-02-26 | Newisys, Inc. | Methods and apparatus for sending targeted probes |
US7395347B2 (en) * | 2003-08-05 | 2008-07-01 | Newisys, Inc, | Communication between and within multi-processor clusters of multi-cluster computer systems |
US7136967B2 (en) * | 2003-12-09 | 2006-11-14 | International Business Machinces Corporation | Multi-level cache having overlapping congruence groups of associativity sets in different cache levels |
US7395375B2 (en) * | 2004-11-08 | 2008-07-01 | International Business Machines Corporation | Prefetch miss indicator for cache coherence directory misses on external caches |
US7536513B2 (en) * | 2005-03-31 | 2009-05-19 | International Business Machines Corporation | Data processing system, cache system and method for issuing a request on an interconnect fabric without reference to a lower level cache based upon a tagged cache state |
CN100370440C (zh) * | 2005-12-13 | 2008-02-20 | 华为技术有限公司 | 处理器系统及其数据操作方法 |
US20070150663A1 (en) * | 2005-12-27 | 2007-06-28 | Abraham Mendelson | Device, system and method of multi-state cache coherence scheme |
US7512742B2 (en) * | 2006-01-17 | 2009-03-31 | International Business Machines Corporation | Data processing system, cache system and method for precisely forming an invalid coherency state indicating a broadcast scope |
US7451277B2 (en) * | 2006-03-23 | 2008-11-11 | International Business Machines Corporation | Data processing system, cache system and method for updating an invalid coherency state in response to snooping an operation |
US7571286B2 (en) * | 2006-08-24 | 2009-08-04 | International Business Machines Corporation | Reduced memory traffic via detection and tracking of temporally silent stores |
CN101296176B (zh) | 2007-04-25 | 2010-12-22 | 阿里巴巴集团控股有限公司 | 一种基于群集的数据处理方法和装置 |
US20080320233A1 (en) * | 2007-06-22 | 2008-12-25 | Mips Technologies Inc. | Reduced Handling of Writeback Data |
US7769957B2 (en) * | 2007-06-22 | 2010-08-03 | Mips Technologies, Inc. | Preventing writeback race in multiple core processors |
US9069489B1 (en) | 2010-03-29 | 2015-06-30 | Marvell Israel (M.I.S.L) Ltd. | Dynamic random access memory front end |
US8874855B2 (en) * | 2009-12-28 | 2014-10-28 | Empire Technology Development Llc | Directory-based coherence caching |
IL211490A (en) | 2010-03-02 | 2016-09-29 | Marvell Israel(M I S L ) Ltd | Early next packets of information |
US8327047B2 (en) | 2010-03-18 | 2012-12-04 | Marvell World Trade Ltd. | Buffer manager and methods for managing memory |
US9558119B2 (en) | 2010-06-23 | 2017-01-31 | International Business Machines Corporation | Main memory operations in a symmetric multiprocessing computer |
US20120166739A1 (en) * | 2010-12-22 | 2012-06-28 | Andes Technology Corporation | Memory module and method for atomic operations in a multi-level memory structure |
CN102004803A (zh) * | 2010-12-30 | 2011-04-06 | 用友软件股份有限公司 | 数据库资源的调度方法和装置 |
US9098203B1 (en) | 2011-03-01 | 2015-08-04 | Marvell Israel (M.I.S.L) Ltd. | Multi-input memory command prioritization |
CN102571569B (zh) * | 2011-12-28 | 2015-04-01 | 方正国际软件有限公司 | 一种报文预知方法及系统 |
US9767025B2 (en) | 2012-04-18 | 2017-09-19 | Qualcomm Incorporated | Write-only dataless state for maintaining cache coherency |
US9170955B2 (en) * | 2012-11-27 | 2015-10-27 | Intel Corporation | Providing extended cache replacement state information |
US9535832B2 (en) | 2013-04-30 | 2017-01-03 | Mediatek Singapore Pte. Ltd. | Multi-hierarchy interconnect system and method for cache system |
CN109240945B (zh) * | 2014-03-26 | 2023-06-06 | 阿里巴巴集团控股有限公司 | 一种数据处理方法及处理器 |
JP6213366B2 (ja) * | 2014-04-25 | 2017-10-18 | 富士通株式会社 | 演算処理装置とその制御方法 |
US9886382B2 (en) | 2014-11-20 | 2018-02-06 | International Business Machines Corporation | Configuration based cache coherency protocol selection |
US10324861B2 (en) * | 2015-02-05 | 2019-06-18 | Eta Scale Ab | Systems and methods for coherence in clustered cache hierarchies |
US10142436B2 (en) * | 2015-11-19 | 2018-11-27 | Microsoft Technology Licensing, Llc | Enhanced mode control of cached data |
US10795815B2 (en) * | 2016-05-27 | 2020-10-06 | Arm Limited | Method and apparatus for maintaining data coherence in a non-uniform compute device |
US10552152B2 (en) | 2016-05-27 | 2020-02-04 | Arm Limited | Method and apparatus for scheduling in a non-uniform compute device |
US10445094B2 (en) | 2016-05-27 | 2019-10-15 | Arm Limited | Method and apparatus for reordering in a non-uniform compute device |
US10423538B2 (en) | 2017-11-29 | 2019-09-24 | International Business Machines Corporation | Bandwidth efficient techniques for enabling tagged memories |
Family Cites Families (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4755930A (en) | 1985-06-27 | 1988-07-05 | Encore Computer Corporation | Hierarchical cache memory system and method |
JPH0680499B2 (ja) | 1989-01-13 | 1994-10-12 | インターナショナル・ビジネス・マシーンズ・コーポレーション | マルチプロセッサ・システムのキャッシュ制御システムおよび方法 |
US5287484A (en) * | 1989-06-21 | 1994-02-15 | Hitachi, Ltd. | Multi-processor system for invalidating hierarchical cache |
JP2820752B2 (ja) * | 1990-01-19 | 1998-11-05 | 日本電信電話株式会社 | 密結合マルチプロセッサシステムにおけるキャッシュメモリ一致制御方法 |
CA2051209C (en) | 1990-11-30 | 1996-05-07 | Pradeep S. Sindhu | Consistency protocols for shared memory multiprocessors |
US5319766A (en) * | 1992-04-24 | 1994-06-07 | Digital Equipment Corporation | Duplicate tag store for a processor having primary and backup cache memories in a multiprocessor computer system |
JPH06110844A (ja) | 1992-08-11 | 1994-04-22 | Toshiba Corp | 分散共有メモリ型マルチプロセッサシステム |
US5522057A (en) * | 1993-10-25 | 1996-05-28 | Intel Corporation | Hybrid write back/write through cache having a streamlined four state cache coherency protocol for uniprocessor computer systems |
US5671391A (en) | 1994-01-10 | 1997-09-23 | Ncr Corporation | Coherent copyback protocol for multi-level cache memory systems |
US5588131A (en) | 1994-03-09 | 1996-12-24 | Sun Microsystems, Inc. | System and method for a snooping and snarfing cache in a multiprocessor computer system |
CA2148186A1 (en) | 1994-05-04 | 1995-11-05 | Michael T. Jackson | Processor board having a second level writeback cache system and a third level writethrough cache system which stores exclusive state information for use in a multiprocessor computer system |
JPH1020205A (ja) | 1996-07-09 | 1998-01-23 | Yokogawa Electric Corp | 共焦点用光スキャナ |
US5900016A (en) * | 1997-04-02 | 1999-05-04 | Opti Inc. | System for using a cache memory with a write-back architecture |
US6275908B1 (en) * | 1998-02-17 | 2001-08-14 | International Business Machines Corporation | Cache coherency protocol including an HR state |
-
1998
- 1998-02-17 US US09/024,318 patent/US6192451B1/en not_active Expired - Fee Related
- 1998-07-13 TW TW087111335A patent/TW439030B/zh not_active IP Right Cessation
-
1999
- 1999-01-15 CN CN99101097A patent/CN1126046C/zh not_active Expired - Fee Related
- 1999-01-28 KR KR1019990002801A patent/KR100326980B1/ko not_active IP Right Cessation
- 1999-02-03 JP JP11026708A patent/JPH11272559A/ja active Pending
- 1999-02-15 DE DE69908204T patent/DE69908204D1/de not_active Expired - Lifetime
- 1999-02-15 EP EP99301067A patent/EP0936557B1/en not_active Expired - Lifetime
- 1999-10-28 HK HK99104882A patent/HK1019800A1/xx not_active IP Right Cessation
Also Published As
Publication number | Publication date |
---|---|
US6192451B1 (en) | 2001-02-20 |
CN1226704A (zh) | 1999-08-25 |
KR19990072315A (ko) | 1999-09-27 |
EP0936557B1 (en) | 2003-05-28 |
EP0936557A2 (en) | 1999-08-18 |
TW439030B (en) | 2001-06-07 |
JPH11272559A (ja) | 1999-10-08 |
EP0936557A3 (en) | 2000-01-12 |
KR100326980B1 (ko) | 2002-03-04 |
DE69908204D1 (de) | 2003-07-03 |
CN1126046C (zh) | 2003-10-29 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
HK1019800A1 (en) | Cache coherency protocol for a data processing system including a multi-level memory hierarchy | |
HUP0104536A3 (en) | Interrupt architecture for a non-uniform memory access (numa) data processing system | |
IL131924A0 (en) | Reservation management in a non-uniform memory access (numa) data processing system | |
EP1092188A4 (en) | TECHNOLOGY BASED ON DISTRIBUTED ADDRESS TABLES FOR MAINTAINING THE CACHE COHERENCE FOR A MULTI-PROCESSOR COMPUTER SYSTEM | |
EP0667580A3 (en) | Cache system for a memory. | |
EP0815513A4 (en) | MULTI-PROCESSOR CACHE MEMORY COHERENCE PROTOCOL FOR A LOCAL BUS | |
GB2345987B (en) | Memory control within data processing systems | |
GB2358941B (en) | Processing ordered data requests to a memory | |
AU9079398A (en) | Method for allocating memory in a multiprocessor data processing system | |
EP0726523A3 (en) | Procedure for maintaining memory coherence in a computer system with cache memory | |
PL331475A1 (en) | Method of removing data from a cache of data processing system featurated by multiple level cathe hierarchy, cathe hierachising device therefor and data prpcessing system employing that method | |
HUP0104577A3 (en) | Non-uniform memory acces (numa) data processing system that speculatively forwards a read request to a remote processing node | |
GB2359163B (en) | Buffer memory management in a system having multiple execution entities | |
GB9919526D0 (en) | System and method for hierarchical caching a cache replacement | |
EP0681240A3 (en) | Memory tag copying system. | |
GB9905844D0 (en) | Cache memory systems | |
HK1035045A1 (en) | Out-of-order snooping for multiprocessor computer systems | |
GB9927644D0 (en) | Data transfer in a data processing system | |
GB2344665B (en) | Cache memory | |
GB2301212B (en) | A memory device having a hierarchical bit line | |
GB2315968B (en) | Method for maintaining contiguous texture memory for cache coherency | |
IL131031A0 (en) | Non-uniform memory access (numa) data processing | |
IL145651A0 (en) | Status bits for cache memory | |
GB9825337D0 (en) | Copy management for data suystems | |
GB9814528D0 (en) | Memory address translation in a data processing system |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PF | Patent in force | ||
PC | Patent ceased (i.e. patent has lapsed due to the failure to pay the renewal fee) |
Effective date: 20080115 |