GB2425416A - Switched capacitor DAC - Google Patents

Switched capacitor DAC Download PDF

Info

Publication number
GB2425416A
GB2425416A GB0507862A GB0507862A GB2425416A GB 2425416 A GB2425416 A GB 2425416A GB 0507862 A GB0507862 A GB 0507862A GB 0507862 A GB0507862 A GB 0507862A GB 2425416 A GB2425416 A GB 2425416A
Authority
GB
United Kingdom
Prior art keywords
capacitor
input
charging
reference voltage
voltage
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB0507862A
Other versions
GB0507862D0 (en
GB2425416B (en
Inventor
Peter John Frith
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Cirrus Logic International UK Ltd
Original Assignee
Wolfson Microelectronics PLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Wolfson Microelectronics PLC filed Critical Wolfson Microelectronics PLC
Priority to GB0507862A priority Critical patent/GB2425416B/en
Publication of GB0507862D0 publication Critical patent/GB0507862D0/en
Priority to US11/140,951 priority patent/US7102557B1/en
Priority to TW095109171A priority patent/TW200642296A/en
Priority to CNB2006100674546A priority patent/CN100527634C/en
Publication of GB2425416A publication Critical patent/GB2425416A/en
Application granted granted Critical
Publication of GB2425416B publication Critical patent/GB2425416B/en
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/66Digital/analogue converters
    • H03M1/667Recirculation type
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/06Continuously compensating for, or preventing, undesired influence of physical parameters
    • H03M1/0617Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence
    • H03M1/0675Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence using redundancy
    • H03M1/0678Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence using redundancy using additional components or elements, e.g. dummy components
    • H03M1/068Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence using redundancy using additional components or elements, e.g. dummy components the original and additional components or elements being complementary to each other, e.g. CMOS
    • H03M1/0682Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence using redundancy using additional components or elements, e.g. dummy components the original and additional components or elements being complementary to each other, e.g. CMOS using a differential network structure, i.e. symmetrical with respect to ground
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/66Digital/analogue converters
    • H03M1/74Simultaneous conversion
    • H03M1/80Simultaneous conversion using weighted impedances
    • H03M1/802Simultaneous conversion using weighted impedances using capacitors, e.g. neuron-mos transistors, charge coupled devices
    • H03M1/804Simultaneous conversion using weighted impedances using capacitors, e.g. neuron-mos transistors, charge coupled devices with charge redistribution
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M3/00Conversion of analogue values to or from differential modulation
    • H03M3/02Delta modulation, i.e. one-bit differential modulation
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M3/00Conversion of analogue values to or from differential modulation
    • H03M3/04Differential modulation with several bits, e.g. differential pulse code modulation [DPCM]
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M3/00Conversion of analogue values to or from differential modulation
    • H03M3/30Delta-sigma modulation
    • H03M3/50Digital/analogue converters using delta-sigma modulation as an intermediate step
    • H03M3/502Details of the final digital/analogue conversion following the digital delta-sigma modulation
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/06Continuously compensating for, or preventing, undesired influence of physical parameters
    • H03M1/0602Continuously compensating for, or preventing, undesired influence of physical parameters of deviations from the desired transfer characteristic
    • H03M1/0604Continuously compensating for, or preventing, undesired influence of physical parameters of deviations from the desired transfer characteristic at one point, i.e. by adjusting a single reference value, e.g. bias or gain error
    • H03M1/0607Offset or drift compensation
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M3/00Conversion of analogue values to or from differential modulation
    • H03M3/30Delta-sigma modulation
    • H03M3/322Continuously compensating for, or preventing, undesired influence of physical parameters
    • H03M3/352Continuously compensating for, or preventing, undesired influence of physical parameters of deviations from the desired transfer characteristic
    • H03M3/354Continuously compensating for, or preventing, undesired influence of physical parameters of deviations from the desired transfer characteristic at one point, i.e. by adjusting a single reference value, e.g. bias or gain error
    • H03M3/356Offset or drift compensation

Abstract

The present invention relates to digital to analogue converters, and especially but not exclusively to switched capacitor digital to analogue converters (DACs) for digital audio signals. The present invention provides a switched capacitor DAC for converting a digital signal and comprising a feedback capacitor coupled between an input and an output of an operational amplifier; a charging capacitor and a switching arrangement arranged during a charging period to couple a first side of said charging capacitor to a first reference voltage or a second reference voltage dependent on said digital signal, the switching arrangement further arranged during said charging period to couple a second side of the charging capacitor to the second reference voltage or the first reference voltage in anti-phase to the reference voltage coupled to said first side of the charging capacitor; the switching arrangement further arranged during a settling period to couple said charging capacitor to said feedback capacitor.

Description

1 2425416
IMPROVED SWITCHED CAPACITOR DAC
Field of the Invention
The present invention relates to digital to analogue converters, and especially but not exclusively to switched capacitor digital to analogue converters (DACs) for digital audio signals
Background of the Invention
Audio signals are increasingly stored as digital audio signals on CD's, computer hard- drives and portable music players such as MP3 devices. The stored digital signals are typically stored as a series of digital word samples of the original analogue sound.
Such digital audio signals need to be converted into corresponding analogue signals for application to audio transducers such as loud speakers and ear-phones, and often amplification, mixing, switching, or filtering stages as well.
Various methods of achieving this conversion whilst maintaining low distortion and other desirable characteristics are known. Fig 1(a) illustrates an approach where the digital N-bit sampled signal from a digital source 1 such as a CD player is input directly to a N-bit DAC 2 comprising a resistor network. This gives an intermediate analogue signal quantised to 2N voltage levels and sample-and-held at the audio sample rate, which signal is then passed though a low-pass filter 3a to give a smoothed analogue waveform. Since the audio sample rate is typically only 44.1kHz or 48kHz a fast roll-off filter 3a is required to pass signals at 20kHz but attenuate signals at say 44.1kHz - 20kHz = 24.1kHz in order to avoid aliasing effects. Also the DAC 2 needs to have the full resolution of the digital word, so to get say - 100dB distortion one needs a DAC 2 linear to better than 1 6bits, which is difficult and expensive and powerhungry. However, for lower-performance applications, say telephony, this technique may be appropriate. As noted, the DAC may comprise a resistor string and selection switches as drawn, or alternatively an array of selectable parallel current sources, or switched capacitor circuitry as is known.
Fig 1(b) illustrates an alternative scheme. The N-bit digital word from the digital source 1 is input to a digital delta-sigma modulator 4, which outputs a single-bit digital stream, at a much higher sample rate, for example 6MHz. The quantisation noise introduced is spectrally shaped to move it out of the audio band. The DAC 4 now need only be a simple 1-bit DAC, essentially a switch between two voltage levels. Its two-level output then requires filtering, but the anti-aliasing requirements are much more relaxed given the higher sample rate, and so a simpler cheaper filter 3b can be implemented. In implementations the DAC switches may drive voltages into resistors of the following filters, or control the switching of capacitors in switched- capacitor filters, or may control current sources feeding into following filters.
Fig 1 (c.) illustrates a further alternative, in which a multi-bit (n-bit) delta-sigma converter 6 is used. The multi-bit output has less in-band quantisation noise than the single-bit implementation, allowing better performance for a given clock frequency, and is also less sensitive to clock jitter than a 1-bit scheme. A resistor network DAC 7 can be used as shown to generate an n-bit sampled analogue intermediate signal, though in practical implementations switched-capacitor or switched-current circuitry may be used. The intermediate waveform, prior to the smoothing filter 3c, has less out-of-band quantisation noise so further easing the requirements on this filter.
Because of the higher sample rate, known techniques such as dynamicelement matching can be used to move distortion components due to mismatch of component elements of the n-bit DAC 7 out of the audio band.
The term "delta-sigma", as used here in "delta-sigma modulator" or "deltasigma converter" or "delta-sigma bit stream" for instance, are taken here to encompass any similar scheme, such as "noise shapers", which take a high-sample-rate small-bit- width input data stream and output a lower-sample-rate wider-bit-width data stream, usually but not necessarily shaping the spectrum of the resulting extra quantisation noise so that it falls outside the signal band of interest.
In each of the above systems there is a need for a DAC (2, 4, 6), either single bit or multi-bit, and also a need for a filter (3a, 3b, 3c) for smoothing of the output waveform. Typically today the DAC and filter are implemented using CMOS integrated circuit technology. The DAC and filter may be implemented using switched-capacitor techniques, although the some or all of the filtering may be implemented just using a CMOS op amp and passive resistors and capacitors, on-chip or off-chip.
Fig 2(a) shows a well-known circuit comprising a simple switchedcapacitor amplifier acting as a 1-bit DAC, comprising switches 11 and 12 clocked by a 2-phase non- overlapping clock and applied reference voltages Vref and Vrefm. In an odd phase 0, switches 1 la, 1 ib, and 1 lc are closed and switches 12a and l2b are open; and in an even phase E, these switch positions are reversed. The closing phase for each switch is indicated by references 0 and E respectively in the figure. In the odd phase 0, the input terminal of charging capacitor Cl is connected via switch 11 a to either Vrefp or Vrefm according to the state of the digital input Din, while switch 1 lb connects the other side of the charging capacitor Cl to a signal ground reference voltage Vg such that capacitor Cl will then be charged to either Vref - Vg or Vrefin - Vg. The feedback or output capacitor C2 is shorted by switch 11 c to give a voltage Vg at the op amp 13 output Vout. In even phase E, the input side of Cl is connected to ground via switch 1 2a, and the other plate of Cl is connected to the op amp input via switch 12b. The charge previously residing on Cl is pushed onto C2 by the op amp 13 in order to maintain its virtual earth, while satisfying charge conservation on the plates of Cl and C2 coupled to the op amp input. The output voltage then becomes Vg + (Cl/C2).Vref or Vg + (C1/C2).Vrefln for Din high or low respectively. This output voltage can then be applied to a following switched- capacitor or other filter, or this stage itself can be part of the input stage of a switched- capacitor filter.
Fig 2(b) shows an alternative single-bit switched-capacitor DAC 15. Circuit elements which are the same as those in figure 2(a) are referenced the same. In this case charging capacitor Cl is charged to Vrefp - Vg or Vrefin - Vg in phase 0 as before, but in phase E it is switched in parallel with feedback or output capacitor C2 by switch 1 6a. Charging capacitor Cl thus shares its charge with C2, rather than transferring it all to C2. Assuming C2 was discharged in the previous phase E by the switch RS shown, the op amp 13 will preserve the virtual earth while conserving charge by driving its output to Vref,.C1/(Cl+C2) or Vrefln.C1/(C1+C2).
If switch RS in not closed in later phases, charging capacitor Cl adds increments of charge Cl.(VreuI, - Vg) or C1.(Vrefm - Vg) to the virtual earth node each clock cycle, and shares this charge with feedback capacitor C2. If Cl is charged by connection to Vref every cycle for a long time, the output voltage asymptotically approaches Vref. If Cl is charged to Vrefln every cycle for a long time, the output voltage asymptotically approaches Vrefln. More generally it can be shown that the circuit provides a sampled-data low-pass filter function F(z) = aZ'2 /(1I-a - 1'), wherea =C1/C2.
Over a long period of time, this low-pass transfer function will cause the output to correspond to the average of the Vrefp/Vrefln pulse train (for example of figure 1 b), so the output will vary linearly from Vrefm to Vrefp according to the duty cycle of the input digital stream. This is also broadly true of slowly-varying signals, i.e. for signals well within the passband of the low-pass filter, the output signal will correspond to the duty cycle averaged over recent samples.
The circuit of figure 2(b) comprises circuitry known as a Direct-Transfer Integrator (DTI) or Direct-Charge-Transfer Integrator, as described for example in J. A.C.
Bingham "Applications of a Direct-Transfer SC Integrator" IEEE Transactions on Circuits and Systems vol CAS-31 No 4 pp4l9-421, April 1984. In this case the input to the DTI circuitry is Yin, a pulse train with levels Vref and Yrefh-i, produced by switching Yin to Yref, or VreflTl as shown.
This circuit has various advantages over that of figure 2(a): (i) It provides not only a DAC function, but also a part of the smoothing function.
(ii) To first order, the op amp does not need to supply any charge to Cl or C2, so its main function is merely to preserve the virtual earth voltage against any parasitic effects such as clock-coupling and to drive the following circuit stage.
(iii) The op amp is not reset to zero each cycle, so it does not need to slew to and from zero every cycle.
(iv) The noise gain from the op amp input to Vout is unity in both clock phases, whereas the noise gain of the circuit of figure 2(a) in the even phase is 1 + Cl/C2, which equals 2 for Cl = C2, thus doubling the op amp noise contribution in this phase.
Also switch RS can be dispensed with, since the circuit will settle to the average value of the input Vrefp or Vrefm pulse stream regardless of initial conditions, though in practice it may be retained for other reasons, for example to define the output voltage in the temporary absence of clocks or data.. Figure 2(c) shows a circuit where switch RS has been removed, and where the series connection of the two Vref switches and the input 0 switch is simplified as is routine in the art by replacing them by switches gated by control signals derived by AND-ing the respective data inputs with phase 0.
This is denoted by labelling the switch 24 Din.0, for example, to denote the switch is controlled by the AND of the 0 phase and the Din input.
The circuits of figures 2a, 2b, and 2c are single-bit DACs, suitable for use for example in the system of Figure 1(b). The idea has also been widely used for multi-bit DACs, suitable for use in the systems of Figure 1(a) or 1(c), for example as described in Senderowicz D et a!, "PCM Telephony: Reduced Architecture for a D/A converter and filter combination", IEEE J Solid-State Circuits, vol 25, No 4, August 1990, pp987-996.
Fig 3(a) shows a 2-bit example of one such structure, which can be extended to higher numbers of bits. The charging capacitors Cl0 and Cl1 (and any further charging capacitors) may either be binary-weighted for a normal n-bit DAC, or can comprise multiple instances of the same value to allow certain forms of dynamic element matching (DEM) for higherperformance applications. Fig 3(b) shows a similar circuit where the number of switches is simplified as is routine in the art by replacing the parallel connections of switches connected to the op amp input by a single switch.
A further variation described in US445 1820 (Kapral) is based on the circuit of Figure 2(c) but with a reset switch as shown in Fig 2(b), and with Cl = C2. A shift register is used to provide a series of digital bits corresponding to a digital word input. These are provided in turn, LSB first, to the switched capacitor DAC circuit. In this circuit a charging capacitor Cl is either charged to one or other reference voltage on each clock cycle depending on the serial digital input. This sampled charge is then switched across an op amp in parallel with the equal, second, feedback, capacitor C2 which shares this charge, dividing its accumulated charge by 2 then adding half the charge from Cl to build up an appropriately binary scaled charge for each bit. On the last bit of the word, the accumulated charge is then transferred to a sample and hold circuit, the charging capacitors Cl and C2 are discharged, and the cycle repeats for the next digital word input. Further variations with multiple capacitors are also described.
Using DTI DACs in integrated circuits implementing the system of figure 2(c), performance in excess of 100dB SNR is now routinely achieved. But the market demands increasing performance for the same cost, i.e. for the same silicon area, and lower cost for the same "adequate" performance.
Summary of the Invention
In general terms the present invention provides additional switching for a switched capacitor DAC in order to increase the charge applied across the charging capacitor during the charging period. This can be used to increase the analogue output signal swing and/or reduce the size of the capacitors. Compared with a conventional switched-capacitor DAC, both sides of the charging capacitor are switched between (different) reference voltages rather than just one side, and this increases the signal and thus the SNR allowing increased performance, or alternatively a smaller (cheaper) circuit for a given SNR.
In an embodiment this double switching is applied to a DTI type switched capacitor DAC circuit, the bigger signal swing allowing twice the output amplitude for the same reference voltage. The bigger signal swing also gives 6db more SNR, or alternatively allows the same SNR with / the capacitor sizes.
In particular in one aspect the present invention provides a switched capacitor digital to analogue converter according to claim 1.
In addition to the advantages mentioned above, any parasitic capacitance that may be present at the second side of the charging capacitor only results in an offset error voltage rather than distortion because of the binary nature of the charging cycle as explained in more detail below.
The switching arrangement may be arranged to switch the charging capacitor in parallel with the feedback capacitor during said settling period, or transfer its charge to the feedback capacitor each cycle. The DII (i.e. the former) implementation is preferred for the advantages outlined above.
In a preferred embodiment the digital signal is a delta sigma bit stream such that the output voltage level follows the duty cycle of the bit stream. However the digital signal may be a series of bits representing nbit digital words, the switching arrangement further arranged to discharge the feedback capacitor following the nth bit of each word, such that the output voltage at the end of each word corresponds to an n-bit switched analogue voltage following the value of the respective words.
Multi-bit (i.e. in parallel) embodiments are also provided comprising additional charging capacitors, and where the switching arrangement is further arranged during the charging period to couple a first side of a respective additional charging capacitor to the first reference voltage or the second reference voltage dependent on a second (i.e. one of the other bit streams) digital signal, the switching arrangement further arranged during said charging period to couple a second side of the additional charging capacitor to the second reference voltage or the first reference voltage in anti-phase to the reference voltage coupled to the first side of the additional charging capacitor. The second digital signal corresponds to a different significant bit in a digital word to the first digital signal, the digital word being the combination of the respective bits in a number of parallel bit streams. The capacitance values of the charging capacitors may be binary weighted to correspond with the values of their respective bits in the digital word.
A differential embodiment is also provided which further increases the signal swing.
Here the operational amplifier is a differential-input, differentialoutput amplifier and the embodiment additionally comprises a complementary feedback capacitor coupled between a second input and a second output of the operation amplifier; a complementary charging capacitor and a complementary switching arrangement arranged during a charging period to couple a first side of said complementary charging capacitor to said second reference voltage or said first reference voltage dependent on the inverse of said digital signal, the switching arrangement further arranged during said charging period to couple a second side of the complementary charging capacitor to the first reference voltage or the second reference voltage in anti-phase to the reference voltage coupled to said first side of the complementary charging capacitor; and the switching arrangement further arranged during a settling period to couple said complementary charging capacitor to said complementary feedback capacitor.
There is also provided a digital audio device such as a portable digital audio player (e.g. MP3) comprising a switched capacitor DAC as defined herein and wherein the digital signal applied to the DAC is a digital audio signal.
There is also provided a switched capacitor digital to analogue converter comprising: a charging capacitor and a switching arrangement arranged to apply a first or second reference voltage to one side of a charging capacitor during a charging period of a switching cycle, the reference voltage applied dependent on an input digital signal level; the switching arrangement further arranged to apply the other reference voltage to the other side of the charging capacitor during said charging period, such that the charging capacitor is charged to the difference between the reference voltages; an operational amplifier and an integrating capacitor coupled in a feedback path between the output and input of the operational amplifier; the switching arrangement arranged to couple the charging capacitor to the input of the operational amplifier following a discharging period of the switching cycle such that the output of the operational amplifier provides an analogue output voltage corresponding to a series of input digital signals.
In particular in another aspect the present invention provides a digital to analogue converter for converting a digital signal into an analogue signal and comprising: an operational amplifier and a switching arrangement; the switching arrangement arranged to deliver a first or second reference voltage, depending on the respective bit of the digital signal, to one side of a charging capacitor during a charging time period; the switching arrangement further arranged to apply the other reference voltage to the other side of the charging capacitor during said charging time period; the switching arrangement further arranged to switch the charging capacitor in parallel with an integrating capacitor between the inverting input and the output of the operational amplifier during a discharging time period.
In another aspect there is provided a switched capacitor DAC according to claim 10.
In another aspect there is provided a method of converting a digital signal to an analogue signal according to claim 17.
In a preferred embodiment one of the reference voltages is at ground potential, and the capacitance values of the charging and integrating capacitors are equal.
Brief Description of the Drawings
Embodiments will now be described with reference to the attached drawings, by way of example only and without intending to be limiting, in which: Figure 1 a is a digital to analogue converter arrangement in which a digital N-bit sampled signal (word) is input directly to an N-bit DAC; Figure lb is an alternative arrangement in which a digital delta-sigma single-bit digital bit-stream is applied to a 1-bit DAC; Figure 1 c is a further alternative arrangement in which a multi-bit (n-bit) delta-sigma bit stream is applied to an n-bit DAC; Figure 2a shows a switchedcapacitor amplifier arranged as a 1-bit DAC; Figure 2b shows an alternative switched-capacitor 1-bit DAC known as a Direct- Transfer Integrator; Figure 2c shows a modified arrangement of the switched-capacitor 1-bit DAC of figure 2b; Figure 3a shows a 2-bit modified arrangement of the switched capacitor DAC of figure2c; Figure 3b shows a simplified circuit arrangement of the DAC of figure 3a; Figure 4 shows a 1-bit switched capacitor DAC according to an embodiment; Figure 5 illustrates a parasitic capacitance in the circuit of figure 4; Figure 6 shows a single supply voltage buffer circuit for supplying DAC's.
Figure 7 is a 2-bit extension of the DAC circuit of figure 4; Figure 8a is a differential extension of the DAC circuit of figure 7; Figure 8b is an alternative arrangement of the circuit of figure 8a using two op amps to implement the differential op amp of figure 8a; and Figure 9 is an alternative arrangement of figure 7 using a reset switch in order to implement a DAC according to another embodiment but which is similar to that of figure 2b.
Detailed Description
As noted above, the circuit of figure 2b illustrates a direct transfer integrator (DTI) type of switched capacitor DAC. Figure 2c illustrates a modified DTI, and both circuit types can be employed in the single-bit arrangement of figure ib, or with appropriate modifications in the multibit arrangements of figures la and ic.
By appropriate design of the DSM block, the quantisation noise in the audio band can be readily reduced, so the SNR is usually limited by thermal noise. . The inventors have recognised that this can be improved in certain applications by increasing the signal swing.
For the circuit of figure 2(c), thermal noise is introduced via two main sources: the ktJC uncertainty in the voltage across Cl at the end of the charging phase, and op amp noise in both phases. The second source of thermal noise can be decreased, albeit only by increasing supply current and input stage transconductance and area for a given op amp topology. The first is more fundamental, and for a given signal swing can only be improved by increasing the value of Cl, thus increasing the required size of silicon area, and hence its cost. Also, for a given filter function, to minimise high- frequency quantisation noise, this also involves increasing C2; which further increases the silicon area, and hence cost.
As discussed above, the DTI DAC circuits provide a peak-to-peak output swing from VrefiTl to Vrefp. Typically audio DACs are implemented as integrated circuits operating from a single positive supply, Vdd, and the analogue "ground" reference Vg is in fact a decoupled voltage Vmid at approximately mid-rail. To provide good supply rejection Vmid is also often used as a positive reference VreIp, and the external ground is used as Vrefln. However, for the DTI circuit, this implies that the output only swings between 0 and Vmid. Also for applications using a preceding delta-sigma modulator, the usable modulation index is less than unity, say 70%, to get good distortion performance, which further limits the signal swing. Even if the signal swing is recovered by amplification further down the signal chain, the signal-to-noise for given component values and op amp design is limited by this constraint on signal swing in the first stage. As supply voltages decrease from 5V to 3.3V and below, this constraint becomes more critical. Therefore a structure with the above advantages of the DTI DAC but with increased signal swing is provided by an embodiment.
In the embodiment, the structure of figure 2c is modified as shown in figure 4 to allow for greater signal swing and hence reduced SNR due to thermal noise. Referring again to the operation of the circuit of figure 2c in more detail; the circuit 20 comprises an op amp 23, a charging capacitor Cl and an integrating or feedback capacitor C2, a single-bit digital input Din and sri analogue output Vout, and a switching arrangement comprising a number of switches 21, 22a, 22b, 24, and 25.
Odd or charging phase switch 21, and even or settling phase switches 22a and 22b are driven by non-overlapping clocks odd 0 and even E respectively. This is indicated by references 0 and E adjacent the respective switches. Switch 24 is closed, coupling Cl to Vrefp, only in the odd clock phase 0, and only then if the data input Din is high, so switch 24 is labelled by Din.O. Similarly switch 25 is closed, coupling Cl to Vrefin, only in the odd clock phase 0, and only then if the data input Din is low.
During odd 0 (charging) phase, charging capacitor Cl is connected between Vx and, Vy where Vx is either Vref or Vrethi according to the state of data input Din. Node Vy is connected to the (virtual) earth or ground reference Vg by switch 21. So the charge on Cl is Cl*(Vx - Vy). If Din = 0, this equals C1*(Vrefin - Vg), if Din=1, this equals c * (Vre - Vg) In the even E (settling or discharging) phase, Vy is connected to the negative input of op amp 23: the voltage on Vy will be equal to Vg because of the feedback around the op amp. Vx is connected to the op amp 23 output, in parallel with capacitor C2. Thus during the discharge phase E the charging capacitor Cl and the integrating or feedback capacitor C2 are coupled in parallel between the inverting input and the output of op amp 23. By charge conservation, since there is no d.c. path to Vy, Cl and C2 will share their charge, giving an output voltage change of (Vref Vout).(ci/(l-i-a)) or (Vrefm - Vout) .(cx/(1+a)) where cx C1/C2.
The integrating capacitor C2 is not discharged between cycles, so that it has a memory or integrating function. After a long sequence of Din= 1, C2 will be charged up by Cl to give an output voltage of Vrefp (as the charge on Cl will converge to C1.(Vrefp - Vg) in both clock phases). Similarly, after a long sequence of 0's, Cl will tend to charge up C2 to give an output voltage of Vrefm. Similarly, for a duty cycle ofy, the output voltage will tend towards y.Vref, + (l-'y).Vrefln, and for a 50% duty cycle, the output voltage will tend towards (Vref, + Vrefm)/2.
As noted previously, in practical digital audio implementations, Vref and Vg will often be half the supply rail VddI2, and Vrefrn will be OV. In this case the output will swing between VddJ2 and OV, centred on Vdd/4.
The circuit may be regarded as a switched-capacitor filter with input Yin equal to Vrefk or Vrefln (e.g., VddJ2 or OV), and integrating capacitor C2 in the feedback arrangement around op amp 23 providing a low-pass filtering function according to the transfer function az /(1+a - 1'). This is a low-pass filter with a 3dB point at approximately cx.fc/E where fc is the sample clock rate, typically 6MHz. If Yin is derived from a delta-sigma pulse train or bit stream Din, then the low-frequency audiofrequency components will pass through the filter, but the higher frequency quantisation noise components will be somewhat attenuated. The output can theoretically swing from Vreflii to Vrefp (e.g., zero to VddJ2) , though the modulation index of the delta-sigma modulator used to generate the delta-sigma stream will generally limit this to 70% of this swing, centred on (Vrefp + Vrefm)/2 (e.g., VddJ4).
Figure 4 shows a single-bit implementation of a switched capacitor DAC according to an embodiment. This is similar to the circuit of figure 2(c), except for the connections to node Vy during the charging (odd) phase. Instead of connecting Vy to the ground reference Vg during this phase, Vy is connected to Vrefp or Vrefm in antiphase to Vx.
That is, if Vx is connected to Vrefm, via switches controlled by the data input Din (Din=0), then Vy is connected to Vref, and conversely, if Vx is connected to Vref (Din = 1), then Vy is connected to Vrefln.
This switching arrangement is implemented by "new" switches 36 and 37 connected to node Vy. During the odd phase 0, when D=0, switch 36 is closed and switch 37 is open, and when D=l switch 36 is open and switch 37 is closed. Thus the switches 34 and 37 and 35 and 36 are switched in anti-phase in order that during the charging phase 0, the charging capacitor Cl have a voltage across it of (Vref - Vrefhi) or (Vrefm Vrefp). This compares with the circuit of figure 2c which only has VrefI, - Vg or Vrefm - Vg applied across its charging capacitor Cl. For example during the charging time period 0, switches 34 and 37 are closed in order to charge charging capacitor Cl up to Vrefl - Vrefm. Then in the discharging or settling time period E switches 34 and 37 are opened, and switches 38 and 39 are closed as with the circuit of figure 2c. In operation, this gives a charge defined by C1.(Vx-Vy) of-C1.(Vrefi2 -
Vrefrn) and +C 1.(Vref) - Vrefin) for Din = 0 and Din = 1 respectively, rather than Cl.(Vrefrn - Vg) and Cl.(Vref - Vg) in the circuit of figure 2c.
After a long sequence of D=0, C2 will now be charged to give an output voltage of Vg - (Vref-Vrefhi); after a long sequence of D=1, C2 will be charged to give an output voltage of Vg + (Vre1-Vrefin). For intermediate duty cycles, Vout will sweep linearly between these values. For the case where Vrefm = 0 and Vref VddI2, Vout will sweep from 0 to Vdd, and be conveniently centred on Vdd/2.
Thus, using the same capacitor values, double the output peak-to-peak amplitude is obtained compared with the circuit of figure 2c. The thermal noise sources are unchanged, and so the SNR will be doubled. Also the output is now conveniently centred about Vg, usually VddJ2. Except for the doubling in gain, the frequency response is unchanged, to first order.
Also as the amplitude of the output signal is increased, this reduces the effective contribution of the following stage input thermal noise. Additionally as the output is centred on VddJ2, this helps keep the signal excursion away from ground, further helping the design of subsequent stages.
Alternatively, the circuit may be rescaled, reducing capacitor sizes to sacrifice some or all of the gain in SNR for chip area. For example, reducing the capacitor sizes by 4 will increase the associated thermal noise by 6dB: this will cancel the improvement in SNR but give a circuit of smaller area. Typically the capacitor array is of a similar size, or even larger than the op amp and switches, so overall silicon area occupied by the circuit may be almost halved. Alternatively, the capacitors may be kept the same size, but the op amp input noise spec can be relaxed to take advantage of the increased signal swing, in order to allow for a design with lower power dissipation, or lower silicon area if transistors had previously to be oversized to reduce flicker noise. This has obvious advantages in portable electronics applications such as MP3 players where small size and low power consumption are important.
The trade-off in using this double switching arrangement for the charging capacitor is that the circuit can be sensitive to parasitic capacitances on Vy in certain circumstances.
Returning to Fig 2(c), the gain and transfer function is insensitive to any parasitic capacitances on the virtual earth side (Vy) of Cl, since this node is always at Vg (except for short settling transients) - i.e. connected to ground or the virtual earth of the op amp. The circuit is also insensitive to any parasitic capacitances on the input side (Vx) of Cl, since this node is driven by low-impedance sources, and will always settle out well within the sample period. Also by ensuring the virtual-earth-side switches turn off before the input switches, the circuit is rendered less sensitive to switch charge injection from the input switches, since these edges now occur too late to affect the charge defined on Cl. Charge injection on the other switches is signalindependent, since the nodes involved are always approximately at the constant voltage Vg.
Such parasitic- insensitivity is important in general applications of DTI circuits, where the input voltage spans a continuous range, where signalvoltage-dependence of the parasitics can introduce distortion, and where accuracy of transfer function can be critical in terms of say the passband peaking of a high-order SC filter. But in the application of figure 4, with a two-level input, it was realised that parasitics will only introduce a gain error or a small offset voltage, and not introduce distortion.
Figure 5 is the same circuit as figure 4, but with a parasitic capacitance Cp of value 11C2 shown from Vy to ground. Because this capacitance is switched from Vref or Vrefin in the odd phase to the virtual earth voltage Vg in the even phase, it will add to the charge to be shared with C2. For Din=O, say, during the odd phase, a charge of C1.(Vy-Vx) = a.C2.(Vrefp Vrefin) will be placed on the virtual earth via Cl, but also a charge of 13.C2. Vy = 13.C2.(Vrefi)) will appear on the Vy plate of Cp. During the odd phase, Cp will be discharged to Vg (where Vg is the virtual earth voltage, which may be different from zero either because of op amp offset voltage, or if the system ground reference applied to the op amp non-inverting input is say Vdd/2), while Cl shares its charge with C2. In the asymptotic steady state, in which the charge on C2 does not change, this implies that the charge on Cl during the even phase becomes: Q(C1) = a.C2 (Vg - Vout) = a.C2.(Vref - Vrefm) + 13.C2.(Vrefp - Vg) so Vout = Vg (Vrefp - Vrefm) - (13/ a) (Vrefp - Vg) Similarly, for Din = 1, Vout = Vg (Vrefm - Vref,) - (J3/ a) (Vreth - Vg).
IfVrefih1=-VRandvrep=+vRandvg=o, Vout=Vout,min=O_(VR_(..VR)) -(13/a) (VRO)=-VR(2 +13/a) Vout=Vout,max=O -(-VR-VR)- (13/a) (-VR-O)=VR(2-1-13/a) respectively. So the parasitic capacitance adds to the charge on Cl, giving an increase in the effective Vref by a factor (2 + 13/ a)/2 = (1 + 13/ 2a) Similarly, if Vrefrn = 0 and Vref = VddJ2 and Vg = Vdd/2, Vout Vout,min = VddJ2 - Vdd/2 - (13/ a) (Vdd/2) - Vdd/2) =0.
Vout = Vout,max = VddJ2 + Vdd/2 - (13/a) (0 - VddJ2) (Vdd /2).(2 +13/a) respectively. In this case the peak negative voltage Vout,min is unaffected by the parasitics, since when D=0, Vy switches from Vrefp = Vdd/2 to Vg = VddJ2, whereas the peak positive voltage Vout,max is increased by a factor (2 +13/ a)/2 = (1 +13/ 2a) For intermediate duty cycles, the output sweeps linearly from Vout,min to Vout,max.
For 50% duty cycle, the output is (Vout,max + Vout,min)/2 which is equal to 0 for references +/-VR for a dual supply, but an offset of (13/ a) VddJ4 for the single-supply case. Thus the output has a gain error and offset dependent on 13.
However, in general the output will be a.c. coupled to later stages, to remove other sources of d.c. offset from the eventual output audio signal. The gain error can be corrected to first order by altering the signal path upstream or downstream, and a tolerance of several per cent is not a problem in most applications.
Note that the general conclusion is similar even if 13 is voltage dependent. In the odd clock phase, Cp will be charged up to one value for Din=O and another one for Dm= 1, in the other phase Cp will always return to the fixed virtual earth voltage and so the change in charge due to Cp that Cl must absorb is still only one of two values.
Similarly if the clock feed-through of switches on Vy depends on Din, there will still only be two discrete values of charge added to Vy each cycle, one corresponding to Din = 0, the other to Din = 1, and the signal will still be dependent on an averaging of these two charges with the appropriate duty cycle. So there will be a gain error and probably an offset error (even in the split supply case above, since 13 for Vout,max will probably be different from Vout,min), but no other distortion of the output signal.
The parasitic capacitances to ground on Vy may include several supplyvoltage- dependent components, for instance the drain-substrate junction capacitances of switches on that node. This means the gain may show a dependence on supply voltage. However since the input signal is still inherently a two-level signal, no harmonic distortion should result. In other words, the total charge stored by Cl and Cp during the odd phase 0, Qin, has only two possible values: one, Qi say, corresponding to Din = 1 and the other, QO, corresponding to Din = 0. The signal charge input Qin is thus a sequence of Qi and QO. This may be considered as a constant charge pedestal or offset term Qoff = (Qi + Q0)/2 and a symmetrical signal +/-Qdiff= +1- (Q1-Q0)/2. In the even cycle E, after dumping its component of input charge onto the virtual earth, Cp is maintained at the virtual earth voltage, so its variation has no effect. The Qoff component of Qin will give a constant offset of QoffYC 1. The Qdiff component will be linearly converted to a sampled data signal by the z-transform response az /(l-I-a - 11), given above: since this is a linear conversion, no distortion can be caused. - 18
There are still other possible sources of distortion, most of which are common to the circuit of figure 2(c). For example the switches need to be designed with low enough on-resistance to charge up the capacitors adequately in the time available: since the switch resistance is signaldependent, distortion can otherwise occur. The op amp still has to settle linearly enough when driving the load presented by the next stage.
One possible source of distortion is the supply-voltage dependence of Cp. As showii above, the signal-dependence of Cp is not an issue provided that there are two fixed values of charge packet defined, one for Din = 0, one for Din = 1. But if the supply voltage varies, this can modulate Cp, and hence will also modulate Qi and QO. If the supply voltage is modulated at the signal frequency, or a harmonic thereof, so that Cp becomes modulated at the signal-related frequency, harmonic distortion of Qin and hence Vout will result. If there is ripple on the supply at an unrelated frequency, then intermodulation or mixing will result, giving rise to other tones in the audio band.
Audio-band tones could also result from mixing of higher-frequency supply ripple with the spectrum of high-frequency quantisation noise.
However in practice, the parasitic capacitances are small compared to Cl. Also an audio system will generally have reasonably well-decoupled supplies to prevent supply noise from appearing on the output due to the finite supply rejection of amplifiers or other components of the system.
The charge injection when turning off the switch to Vrefp will be different from that when turning off the switch to Vrefrn, even if both switches are the same size. This will give an additional error, similar in effect to an additional parasitic capacitance to ground. However as with the actual parasitic capacitances, this effect will still result in only two values, QO and Qi, of equivalent input charge, and hence will only give an offset and gain error rather than distortion.
Any supply dependence of switch charge injection will also cause a loss of supply rejection and possible harmonic or intermodulation tones but this is not worse than the scheme of fig 2(c).
Therefore in practice though there may be small gain and offset errors in the output, there is no extra distortion or other effects arising from the parasitic capacitances in schemes where the input capacitor is charged into one of two states per cycle, such as the embodiment described where the reference voltage is switched as described on the "sensitive" end (Vy) of the charging capacitor Cl, in order to give double the charge on this capacitor. This can then be translated into double the signal swing or half the capacitor sizes, or a combination, as noted above.
In a typical application, Vrefm is ground or OV, and Vrefl, is a decoupled VddI2, so the circuit can deliver a peak output from OV to Vdd. However the delta-sigma stream will possibly only have a modulation index of say 70%, in which case the output audio signal could only swing from about O.15*Vdd to O.85*Vdd. Especially with low power supply voltages Vdd, say 3.3V, or possibly even lower for portable battery-powered equipment, it is important to get a wide signal swing, especially if legacy signal levels (e.g. lv rms) are required. In this case Vref may be higher than Vmid. This can be derived by a buffer from Vmid, for example as illustrated in the circuit of Fig 6, where the op amp positive input Vg may be biased from the unbuffered Vmid or the buffered Vmid'. The output will then swing between Vg - O.70*(VrefVrefin) and Vg + O.7O*(VrefjDVrefln), still centred on Vg, but with a larger signal swing since Vrefp is now greater than Vdd/2. For example Vrefp = 0.7Vdd, Vrefhi=0, Vg = 0.5Vdd would give an output range from 0.01 *Vdd to 0.99*Vdd, or 0.98*Vdd peak-to-peak. This contrasts with the output range available from the circuit of Fig 2(c.) which would only give an output range of half this peak- to-peak swing, centred on (VrefI, + Vreflui)/2 = 0.35Vdd.
Figure 7 shows a two-bit extension to the embodiment of figure 4, where there are multiple or charging input capacitors Cl0 and Cl1, driven by respective logic bits DO and Dl. The multiple input capacitors Cl0 and Cl1 may be binary weighted so that al 2a0 (where Cl0 aO*C2 and Cl1 = cd*C2), in which case Dl and DO represent the MSB and LSB of a two-bit input word. Alternatively they may be equal- weighted, derived from a "thermometer-code" input word Dl, DO. This circuit can obviously be extended to more than 2 bits, with capacitor values corresponding to the weightings, for example binary or equal- weighted, associated with respective bits in the input data m 20 .1 word. As with the known schemes, the digital inputs may be scrambled to provide dynamic element matching to reduce the effect of mismatch of capacitors in the array.
As discussed above, parasitics on the op-amp input side of the input capacitors Cl can give offset and gain error. In an array of equal capacitors, especially in an integrated circuit implementation with usual care in physical layout, these parasitic capacitances will tend to be well-matched. However if the capacitors are binary weighted, special care may need to be taken so that the parasitics are also scaled in exact ratio to the capacitors, for example laying out the switches as binary multiples of unit switches and replicating any metal interconnect parasitics associated with each switch, as are known techniques in precision analogue integrated circuit or even printed circuit board layout. This may be less important in say a large array, in which most of the array of capacitor elements is the same size, each representing say 4- LSBs of the input multi-bit word, with a few smaller capacitors representing 2-LSB and 1 -LSB. A small relative error in the LSB will have only a small effect.
The effect of relative mismatches between capacitor elements and parasitics of the same nominal value, and the effect of mismatches in the ratio of capacitor elements of ratioed values and their respective parasitics is also reduced if known Dynamic Element Matching (DEM) techniques are employed. The former effect is reduced by DEM techniques which choose different combinations of equal sized capacitors to achieve the desired total value each cycle, with known algorithms to move the associated errors out of the audio band. The latter is reduced by DEM techniques which replace say 4-LSB capacitors with combinations of the 1 LSB and 2-LSB capacitors, again with algorithms to shape the associated error noise spectrum out of the audio band. US6583742 discloses such techniques. Such techniques can be used to avoid the effects of random mismatches of capacitors, but also serve to avoid the effects of consistent mismatches caused by parasitics.
The multi-bit topology also helps to maximise the output audio signal. Although low- pass filtered to some extent by the damped integrator action of the DTI, the output of a single-bit DTI will still have components superimposed on the audio tone which will use up some of the available output headroom. This is especially likely if Vref, > Vdd/2 is used to maximise the output swing.
Further increase in effective signal swing can be obtained by adopting a fully- differential architecture. Figure 8a illustrates a further embodiment showing a fully- differential implementation of the embodiment of figure 7. A fully- differential amplifier, i.e. a differential-input, differential-output amplifier, is used, together with a duplicate of the capacitor array, with corresponding capacitors fed with alternate references as shown. The common-mode output voltage is controlled by circuitry inside the op amp to some convenient defined level, denoted here by Vg, typically Vmid for a single-supply implementation. The differential output voltage is controlled by the feedback applied outside the op amp, in conjunction with the differential-input to differential-output gain of the amplifier.
Thus for example feedback capacitor C2 connected between the negative differential op amp input and its positive output is "matched" or complemented by a corresponding complementary feedback capacitor C2d connected between the positive differential op amp input and its negative output. Similarly LSB charging capacitor Cl is complemented by a complementary charging capacitor Clod. However the inputs to these two complementary capacitors Cl On and ClOd are reversed. During the charging phase 0, if DO=l then switches 850n and 870n are closed about charging capacitor Cl On charging this to Vrefj-Vrefln. However with the complementary or corresponding differential charging capacitor ClOd, when its corresponding switches 850d and 870d are closed, Clod is charged to -(Vref-Vrefrn) This arrangement gives double the signal swing, i.e. the differential output is the difference between two outputs Vout+ and Vout-, each of which can go between say 0 and Vdd. However, although the signal swing is again doubled, the kT/C noise components are uncorrelated, so only increase by 3dB, and the op amp noise (assuming a similar input stage) is unchanged, still having unity gain to the (differential) output. The differential architecture may also allow a differential output across the interface between the integrated circuit and the overall system, reducing the effect of noise between the outside ground and the integrated circuit ground.
The differential-input, differential-output amplifier may be designed as a single amplifier circuit, or may comprise two or more amplifier circuits coupled to ) 22 respective input and output signals, as is known. For example, figure 8b shows an implementation similar to figure 8a using two op amps in parallel.
The circuit shown can be extended to include a greater number of bits, or can be simplified to a single-bit scheme, as would be apparent to those skilled in the art.
As an alternative to the multi-bit architecture of figure 7, figure 9 shows a further embodiment similar to that of figure 2c, but including the reset switch as in figure 2(b), and with switching on both sides of the charging capacitor Cl. Incoming bits correspond to a digital word, the charge across the feedback capacitor C2 building up as the bits of the word are applied to the circuit. After all of the (n) bits of the word have been applied, the output voltage corresponding to the accumulated charge on C2 is sampled, giving a sampled output voltage corresponding to an appropriate sample level for an n-bit sampled analogue waveform, similar to that shown in figures 1 a and
1 c for example.
This may be implemented using a reset switch as shown, and with Cl = C2. A shift register can be used to provide the series of digital bits corresponding to the digital word input. These are provided in turn, LSB first, to the switched capacitor DAC circuit of figure 9. In this circuit a charging capacitor Cl is either charged to Vrefj, or Vrefrn on each clock cycle depending on the serial digital input. This sampled charge is then switched across an op amp in parallel with the equal second or feedback capacitor C2 which shares this charge, dividing its accumulated charge (accumulated due to the less significant bits received so far) by 2 then adding half the charge from Cl to build up an appropriately binary scaled charge for each bit. On the last (n) bit of the word, the accumulated charge is then transferred to a sample and hold circuit, the charging capacitors Cl and C2 are discharged, and the cycle repeats for the next digital word input. This could also be implemented in differential form.
While the description of the embodiment has described an embodiment for "digital audio" signals, the invention is not restricted to audio applications. Many signals requiring conversion from digital to analogue could use similar circuitry. For example sonar or seismology signals, wireless receiver intermediate-frequency signals, or even video signals when using suitably high-speed amplifiers. Even the term "digital audio" should be taken to include a wide field of applications including processing audio signals from television signals or DVD movies or telephony signals rather than purely playback of CDs.
The skilled person will recognise that the above-described apparatus and methods may be embodied as processor control code, for example on a carrier medium such as a disk, CD- or DVD-ROM, programmed memory such as read only memory (Firmware), or on a data carrier such as an optical or electrical signal carrier. For many applications embodiments of the invention will be implemented on a DSP (Digital Signal Processor), ASIC (Application Specific Integrated Circuit) or FPGA (Field Programmable Gate Array). Thus the code may comprise conventional programme code or microcode or, for example code for setting up or controlling an ASIC or FPGA. The code may also comprise code for dynamically configuring reconfigurable apparatus such as re-programmable logic gate arrays. Similarly the code may comprise code for a hardware description language such as Verilog or VHDL (Very high speed integrated circuit Hardware Description Language), or their mixed- signal extensions Verilog-A or VHDL-A. As the skilled person will appreciate, the code may be distributed between a plurality of coupled components in communication with one another. Where appropriate, the embodiments may also be implemented using code running on a field-(re) programmable analogue array or similar device in order to configure analogue hardware, which devices are included in the term "processor" as defined in this application.
The skilled person will also appreciate that the various embodiments and specific features described with respect to them could be freely combined with the other embodiments or their specifically described features in general accordance with the above teaching. The skilled person will also recognise that various alterations and modifications can be made to specific examples described without departing from the scope of the appended claims.

Claims (19)

1. A switched capacitor DAC for converting a digital signal and comprising: a feedback capacitor coupled between an input and an output of an operational amplifier; a charging capacitor and a switching arrangement arranged during a charging period to couple a first side of said charging capacitor to a first reference voltage or a second reference voltage dependent on said digital signal, the switching arrangement further arranged during said charging period to couple a second side of the charging capacitor to the second reference voltage or the first reference voltage in anti-phase to the reference voltage coupled to said first side of the charging capacitor; the switching arrangement further arranged during a settling period to couple said charging capacitor to said feedback capacitor.
2. A DAC according to claim 1 wherein the switching arrangement is further arranged to switch the charging capacitor in parallel with the feedback capacitor during said settling period.
3. A DAC according to claim 2 wherein the digital signal is a delta sigma bit stream such that the output voltage level follows the duty cycle of the bit stream.
4. A DAC according to claim 2 wherein the digital signal is a series of bits representing n-bit digital words, the switching arrangement further arranged to discharge the feedback capacitor following the nth bit of each word, such that the output voltage at the end of each word corresponds to an n-bit switched analogue voltage following the value of the respective words.
5. A DAC according to any one preceding claim further comprising a second charging capacitor, the switching arrangement further arranged during said charging period to couple a first side of said second charging capacitor to said first reference voltage or said second reference voltage dependent on a second digital signal, the switching arrangement further arranged during said charging period to couple a second side of the second charging capacitor to the second reference voltage or the first reference voltage in anti-phase to the reference voltage coupled to said first side of the second charging capacitor; the first and second digital signals corresponding to different bits in a digital input word.
6. A DAC according to claim 5 wherein the capacitance values of the first and second charging capacitors correspond with the values associated with their respective bits in the digital word.
7. A DAC according to any preceding claim wherein the operational amplifier is a differential-input, differential-output amplifier and the DAC further comprises: a complementary feedback capacitor coupled between a second input and a second output of the operation amplifier; a complementary charging capacitor and a complementary switching arrangement arranged during a charging period to couple a first side of said complementary charging capacitor to said second reference voltage or said first reference voltage dependent on the inverse of said digital signal, the switching arrangement further arranged during said charging period to couple a second side of the complementary charging capacitor to the first reference voltage or the second reference voltage in anti-phase to the reference voltage coupled to said first side of the complementary charging capacitor; the switching arrangement further arranged during a settling period to couple said complementary charging capacitor to said complementary feedback capacitor.
8. A DAC according to any one preceding claim wherein the first reference voltage is a predetermined fraction of a supply voltage, and the second reference voltage is the appropriate fraction of the supply voltage such that the output of the DAC swings about a virtual ground voltage at half the supply voltage.
9. A DAC according to any one preceding claim further comprising dynamic element matching (DEM) between capacitor elements in capacitor arrays implemented on an analogue integrated circuit in order to provide the charging capacitors.
10. A switched capacitor DAC for converting a digital signal and having: an input capacitor; an output capacitor; means for switching the input capacitor between a first input voltage and a second input voltage during a charging period, the first input voltage being dependent on the digital signal; means for switching the input capacitor across the output capacitor for a settling period; and wherein the second input voltage is also dependent on the digital signal.
11. A DAC according to claim 10 wherein the digital input signal is binary and the first input voltage is one of two reference voltages depending on the digital signal.
12. A DAC according to claim 11 wherein the second input voltage is the other said reference voltage such that the input capacitor is switched between the first and second reference voltages, the phase depending on the digital input signal.
13. A multi-bit DAC according to any one claims 10 to 12 further comprising one or more additional input capacitors corresponding to different bits in a digital word in the digital signal.
14. A DAC according to claim 13 wherein the additional input capacitors have capacitance values which are binary weighted corresponding with the values associated with their respective bits.
15. A DAC according to any one claims 10 to 14 further comprising a complementary input capacitor corresponding to the or each input capacitor, a complementary output capacitor corresponding to the output capacitor, means for switching the complementary input capacitor between the second input voltage and the first input voltage in anti-phase to the corresponding input capacitor during the charging period, and means for switching the complementary input capacitor across the complementary output capacitor for the settling period.
16. A digital audio device comprising a DAC according to any preceding claim and wherein the digital signal is a digital audio signal.
17. A method of converting a digital input signal to an analogue signal and comprising applying said input signal to a switched capacitor DAC having: a feedback capacitor coupled between an input and an output of an operational amplifier; a charging capacitor and a switching arrangement arranged during a charging period to couple a first side of said charging capacitor to a first reference voltage or a second reference voltage dependent on said digital signal, the switching arrangement further arranged during said charging period to couple a second side of the charging capacitor to the second reference voltage or the first reference voltage in anti-phase to the reference voltage coupled to said first side of the charging capacitor; the switching arrangement further arranged during a settling period to couple said charging capacitor to said feedback capacitor.
18. A method according to claim 17 wherein the digital signal is a delta sigma bit stream.
19. Processor code which when implemented on a processor causes the processor to carry out a method according to any one of claims 16 to 18.
19. A method according to claim 17 further comprising first converting the digital signal from a multi-bit signal to a binary signal.
20. Processor code which when implemented on a processor causes the processor to carry out a method according to any one of claims 17 to 19.
Amended claims have been filed as follows
1. A switched capacitor DAC for converting a digital signal and comprising: a feedback capacitor coupled between an input and an output of an operational amplifier; a charging capacitor and a switching arrangement arranged during a charging period to couple a first side of said charging capacitor to a first reference voltage or a second reference voltage dependent on said digital signal, the switching arrangement further arranged during said charging period to couple a second side of the charging capacitor to the second reference voltage or the first reference voltage in anti-phase to the reference voltage coupled to said first side of the charging capacitor; the switching arrangement further arranged during a settling period to switch said charging capacitor in parallel with said feedback capacitor.
2. A DAC according to claim 1 wherein the digital signal is a delta sigma bit stream such that the output voltage level follows the duty cycle of the bit stream.
3. A DAC according to claim 1 wherein the digital signal is a series of bits representing n-bit digital words, the switching arrangement further arranged to discharge the feedback capacitor following the nth bit of each word, such that the output voltage at the end of each word corresponds to an n-bit switched analogue voltage following the value of the respective words.
4. A DAC according to any one preceding claim further comprising a second charging capacitor, the switching arrangement further arranged during said charging period to couple a first side of said second charging capacitor to said first reference voltage or said second reference voltage dependent on a second digital signal, the switching arrangement further arranged during said charging period to couple a second side of the second charging capacitor to the second reference voltage or the first reference voltage in anti-phase to the reference voltage coupled to said first side of the second charging capacitor; the first and second digital signals corresponding to different bits in a digital input word.
5. A DAC according to claim 4 wherein the capacitance values of the first and second charging capacitors correspond with the values associated with their respective bits in the digital word.
6. A DAC according to any preceding claim wherein the operational amplifier is a differential-input, differential-output amplifier and the DAC further comprises: a complementary feedback capacitor coupled between a second input and a second output of the operation amplifier; a complementary charging capacitor and a complementary switching arrangement arranged during a charging period to couple a first side of said complementary charging capacitor to said second reference voltage or said first reference voltage dependent on the inverse of said digital signal, the switching arrangement further arranged during said charging period to couple a second side of the complementary charging capacitor to the first reference voltage or the second reference voltage in anti-phase to the reference voltage coupled to said first side of the complementary charging capacitor; the switching arrangement further arranged during a settling period to couple said complementary charging capacitor to said complementary feedback capacitor.
7. A DAC according to any one preceding claim wherein the first reference voltage is a predetermined fraction of a supply voltage, and the second reference voltage is the appropriate fraction of the supply voltage such that the output of the DAC swings about a virtual ground voltage at half the supply voltage.
8. A DAC according to any one preceding claim further comprising dynamic element matching (DEM) between capacitor elements in capacitor arrays implemented on an analogue integrated circuit in order to provide the charging capacitors.
9. A switched capacitor DAC for converting a digital signal and having: an input capacitor; an output capacitor coupled between an input and an output of an operational amplifier; 3c means for switching the input capacitor between a first input voltage and a second input voltage during a charging period, the first input voltage being dependent on the digital signal; means for switching the input capacitor in parallel with the output capacitor for a settling period; and wherein the second input voltage is also dependent on the digital signal.
10. A DAC according to claim 9 wherein the digital input signal is binary and the first input voltage is one of two reference voltages depending on the digital signal.
11. A DAC according to claim 10 wherein the second input voltage is the other said reference voltage such that the input capacitor is switched between the first and second reference voltages, the phase depending on the digital input signal.
12. A DAC according to any one claims 9 to 11 further comprising one or more additional input capacitors corresponding to different bits in a digital word in the digital signal.
13. A DAC according to claim 12 wherein the additional input capacitors have capacitance values which are binary weighted corresponding with the values associated with their respective bits.
14. A DAC according to any one claims 9 to 13 further comprising a complementary input capacitor corresponding to the or each input capacitor, a complementary output capacitor corresponding to the output capacitor, means for switching the complementary input capacitor between the second input voltage and the first input voltage in anti-phase to the corresponding input capacitor during the charging period, and means for switching the complementary input capacitor across the complementary output capacitor for the settling period.
15. A digital audio device comprising a DAC according to any preceding claim and wherein the digital signal is a digital audio signal.
16. A method of converting a digital input signal to an analogue signal and comprising applying said input signal to a switched capacitor DAC having: a feedback capacitor coupled between an input and an output of an operational amplifier; a charging capacitor and a switching arrangement arranged during a charging period to couple a first side of said charging capacitor to a first reference voltage or a second reference voltage dependent on said digital signal, the switching arrangement further arranged during said charging period to couple a second side of the charging capacitor to the second reference voltage or the first reference voltage in anti-phase to the reference voltage coupled to said first side of the charging capacitor; the switching arrangement further arranged during a settling period to switch said charging capacitor in parallel with said feedback capacitor.
17. A method according to claim 16 wherein the digital signal is a delta sigma bit stream.
18. A method according to claim 16 further comprising first converting the digital signal from a multi-bit signal to a binary signal.
GB0507862A 2005-04-19 2005-04-19 Improved switched capacitor DAC Expired - Fee Related GB2425416B (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
GB0507862A GB2425416B (en) 2005-04-19 2005-04-19 Improved switched capacitor DAC
US11/140,951 US7102557B1 (en) 2005-04-19 2005-06-01 Switched capacitor DAC
TW095109171A TW200642296A (en) 2005-04-19 2006-03-17 Improved switched capacitor DAC
CNB2006100674546A CN100527634C (en) 2005-04-19 2006-03-27 Switched capacitor DAC

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
GB0507862A GB2425416B (en) 2005-04-19 2005-04-19 Improved switched capacitor DAC

Publications (3)

Publication Number Publication Date
GB0507862D0 GB0507862D0 (en) 2005-05-25
GB2425416A true GB2425416A (en) 2006-10-25
GB2425416B GB2425416B (en) 2009-10-14

Family

ID=34630902

Family Applications (1)

Application Number Title Priority Date Filing Date
GB0507862A Expired - Fee Related GB2425416B (en) 2005-04-19 2005-04-19 Improved switched capacitor DAC

Country Status (4)

Country Link
US (1) US7102557B1 (en)
CN (1) CN100527634C (en)
GB (1) GB2425416B (en)
TW (1) TW200642296A (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2458902A (en) * 2008-03-31 2009-10-07 Wolfson Microelectronics Plc Equalising phase for switched capacitor circuit operation

Families Citing this family (34)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4704746B2 (en) * 2004-12-28 2011-06-22 ルネサスエレクトロニクス株式会社 D / A converter and ΔΣ A / D converter
KR100690434B1 (en) * 2006-01-02 2007-03-12 삼성전자주식회사 Digital to analog converter, data line driver, and display device and method thereof
US7268718B1 (en) * 2006-07-17 2007-09-11 Fortemedia, Inc. Capacitor-based digital-to-analog converter for low voltage applications
KR100945514B1 (en) * 2007-03-27 2010-03-09 삼성전자주식회사 Cyclic Digital to Analog Converter as pipeline architecture
US7768433B2 (en) * 2007-07-16 2010-08-03 Qualcomm Incorporated Dynamic slew rate control based on a feedback signal
GB2452521B (en) * 2007-09-06 2010-06-16 Wolfson Microelectronics Plc Digital to analogue converter circuits and methods of operation thereof
CN101472209B (en) * 2007-12-27 2012-10-10 鸿富锦精密工业(深圳)有限公司 Apparatus for processing audio
TWI350065B (en) * 2008-03-12 2011-10-01 Sunplus Mmedia Inc Switched capacitor digital-to-analog converter
WO2010004456A1 (en) * 2008-06-16 2010-01-14 Nxp B.V. Digital-to-analogue converter
KR20100076243A (en) * 2008-12-26 2010-07-06 주식회사 동부하이텍 Lcd source driver
US8223056B2 (en) * 2009-05-06 2012-07-17 Atmel Corporation Cyclic digital to analog converter
JP2011009947A (en) * 2009-06-24 2011-01-13 Toshiba Corp Amplifier circuit
US8238845B2 (en) * 2009-09-22 2012-08-07 Broadcom Europe Limited Radio frequency circuit
JP5566211B2 (en) * 2010-07-15 2014-08-06 ローム株式会社 Switched capacitor D / A converter
DE102010035276B4 (en) * 2010-08-24 2012-08-02 Austriamicrosystems Ag Method for Offset Compensation of a Switched Capacitor Amplifier and Switched Capacitor Amplifier Arrangement
CN101895265A (en) * 2010-08-24 2010-11-24 复旦大学 Full differential CMOS multimode low-noise amplifier
US8519873B2 (en) * 2011-09-09 2013-08-27 Texas Instruments Incorporated Correcting for non-linearities in a continuous-time sigma-delta modulator
US9159718B2 (en) 2013-03-08 2015-10-13 Taiwan Semiconductor Manufacturing Co., Ltd. Switched capacitor structure
US9293521B2 (en) 2012-03-02 2016-03-22 Taiwan Semiconductor Manufacturing Co., Ltd. Concentric capacitor structure
CN105075124B (en) * 2013-03-11 2018-11-06 密克罗奇普技术公司 Use the 4N+1 layer capacitances DAC of N number of capacitor
CN104283562A (en) * 2013-07-12 2015-01-14 上海明波通信技术股份有限公司 Successive approximation type analog-to-digital conversion device
US9231546B2 (en) 2014-06-06 2016-01-05 The Regents Of The University Of Michigan Multi-dimensional array of impedance elements
US9614542B2 (en) 2014-12-17 2017-04-04 Stmicroelectronics, Inc. DAC with sub-DACs and related methods
US9501073B2 (en) * 2015-01-12 2016-11-22 Huawei Technologies Co., Ltd. Low-noise sampled voltage regulator
US9184623B1 (en) * 2015-04-23 2015-11-10 Xilinx, Inc. Circuits for and methods of implementing a charge/discharge switch in an integrated circuit
EP3471271A1 (en) * 2017-10-16 2019-04-17 Acoustical Beauty Improved convolutions of digital signals using a bit requirement optimization of a target digital signal
US10635771B2 (en) * 2017-10-18 2020-04-28 Anaglobe Technology, Inc. Method for parasitic-aware capacitor sizing and layout generation
CN108155907A (en) * 2017-12-07 2018-06-12 珠海慧联科技有限公司 A kind of controllable switch condenser type digital-to-analog conversion system and method
US10483947B2 (en) * 2018-03-14 2019-11-19 Mediatek Inc. Anti-aliasing filter
US10348320B1 (en) 2018-06-26 2019-07-09 International Business Machines Corporation Charge-scaling adder circuit
US10367520B1 (en) 2018-06-26 2019-07-30 International Business Machines Corporation Charge-scaling subtractor circuit
US10732931B2 (en) 2018-11-28 2020-08-04 International Business Machines Corporation Negative operand compatible charge-scaling subtractor circuit
GB2591825B (en) * 2020-02-10 2024-02-14 Cirrus Logic Int Semiconductor Ltd Driver circuitry
US11245410B1 (en) * 2020-12-10 2022-02-08 Infineon Technologies Ag System and method for current digital-to-analog converter

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6362761B1 (en) * 1999-03-19 2002-03-26 Stmicroelectronics S.R.L. Efficient switched capacitor integrator

Family Cites Families (31)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4384276A (en) 1981-05-08 1983-05-17 Motorola, Inc. Capacitive DAC to filter interface circuit
US4451820A (en) 1981-08-27 1984-05-29 Gte Automatic Electric Incorporated Charge redistribution integratable D/A convertor
DE3363933D1 (en) * 1982-09-07 1986-07-10 Secr Defence Brit Switched capacitor filter
US4584568A (en) * 1984-06-25 1986-04-22 Xerox Corporation Two-step switched-capacitor digital to analog converter
FR2642921B1 (en) * 1989-02-07 1991-05-17 Texas Instruments France DIGITAL TO ANALOG CONVERSION CHAIN INCLUDING A DIGITAL MODULATOR WITH MULTIPLE QUANTIFICATION LEVELS, ASSOCIATED WITH A DIGITAL-ANALOG CONVERTER
GB2253753A (en) 1991-01-15 1992-09-16 Crystal Semiconductor Corp Switched capacitor to continuous time buffer for dac
US5245344A (en) 1991-01-15 1993-09-14 Crystal Semiconductor High order switched-capacitor filter with dac input
US5162801A (en) * 1991-12-02 1992-11-10 Hughes Aircraft Company Low noise switched capacitor digital-to-analog converter
US5412387A (en) * 1993-04-06 1995-05-02 Analog Devices, Inc. Error reduction in switched capacitor digital-to-analog converter systems by balanced sampling
US5563597A (en) * 1994-06-06 1996-10-08 Analog Devices, Inc. Switched-capacitor one-bit digital-to-analog converter with low sensitivity to op-amp offset voltage
US5739805A (en) * 1994-12-15 1998-04-14 David Sarnoff Research Center, Inc. Matrix addressed LCD display having LCD age indication, and autocalibrated amplification driver, and a cascaded column driver with capacitor-DAC operating on split groups of data bits
US6271784B1 (en) * 1997-08-12 2001-08-07 Analog Devices, Inc. Capacitor-based digital-to-analog converter with continuous time output
US5923275A (en) * 1997-10-22 1999-07-13 National Semiconductor Corporation Accurate charge-dividing digital-to-analog converter
US6081218A (en) 1998-01-30 2000-06-27 Lucent Technologies, Inc. Five-level switched-capacitor DAC, method of operation thereof and sigma-delta converter employing the same
US6118399A (en) * 1998-03-30 2000-09-12 Silicon Laboratories, Inc. Coarse/fine switching on digital-to-analog conversion output
JP3216604B2 (en) * 1998-06-25 2001-10-09 日本電気株式会社 Switched capacitor type D / A converter and display drive circuit
US6147522A (en) * 1998-12-31 2000-11-14 Cirrus Logic, Inc. Reference voltage circuitry for use in switched-capacitor applications
US6154162A (en) * 1999-01-06 2000-11-28 Centillium Communications, Inc. Dual-stage switched-capacitor DAC with scrambled MSB's
JP2001111427A (en) * 1999-10-05 2001-04-20 Nec Corp Switched capacitor type digital/analog converter
US6873278B1 (en) * 2000-05-21 2005-03-29 Analog Devices, Inc. Method and apparatus for use in switched capacitor systems
US6768443B2 (en) * 2000-11-30 2004-07-27 John Willis Switch capacitor circuit and applications thereof
US6437720B1 (en) * 2001-02-16 2002-08-20 Conexant Systems, Inc. Code independent charge transfer scheme for switched-capacitor digital-to-analog converter
US6501409B1 (en) * 2001-06-13 2002-12-31 Lsi Logic Corporation Switched-capacitor DAC/continuous-time reconstruction filter interface circuit
US6838930B2 (en) * 2001-11-28 2005-01-04 Freescale Semiconductor, Inc. Switched capacitor amplifier with high throughput architecture
US6727836B2 (en) * 2002-05-14 2004-04-27 Constel Signal Processing Co. Ltd. Method and apparatus for digital-to-analog signal conversion
US6573850B1 (en) * 2002-05-24 2003-06-03 Wolfson Microelectronics Limited Digital-to-analogue converter circuits
US6778121B2 (en) 2002-06-13 2004-08-17 Engim, Inc. High linearity digital-to-analog converter
US6961385B2 (en) * 2003-01-21 2005-11-01 Cirrus Logic, Inc. Signal processing system with baseband noise modulation chopper circuit timing to reduce noise
DE10327621B4 (en) * 2003-06-18 2009-10-15 Infineon Technologies Ag Circuit arrangement and method for reducing an adaptation error in a sigma-delta modulator
GB2408859B (en) * 2003-12-05 2007-06-06 Wolfson Ltd Digital-to-analogue converter circuits
US6924760B1 (en) * 2004-02-27 2005-08-02 Standard Microsystems Corporation Highly accurate switched capacitor DAC

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6362761B1 (en) * 1999-03-19 2002-03-26 Stmicroelectronics S.R.L. Efficient switched capacitor integrator

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2458902A (en) * 2008-03-31 2009-10-07 Wolfson Microelectronics Plc Equalising phase for switched capacitor circuit operation
US7804434B2 (en) 2008-03-31 2010-09-28 Wolfson Microelectronics Plc Switched-capacitor circuit
GB2458902B (en) * 2008-03-31 2011-12-28 Wolfson Microelectronics Plc Switched-capacitor circuit

Also Published As

Publication number Publication date
CN1855729A (en) 2006-11-01
CN100527634C (en) 2009-08-12
GB0507862D0 (en) 2005-05-25
GB2425416B (en) 2009-10-14
US7102557B1 (en) 2006-09-05
TW200642296A (en) 2006-12-01

Similar Documents

Publication Publication Date Title
US7102557B1 (en) Switched capacitor DAC
US7423573B2 (en) Architecture combining a continuous-time stage with a switched-capacitor stage for digital-to-analog converters and low-pass filters
US5990819A (en) D/A converter and delta-sigma D/A converter
Fujimori et al. A multibit delta-sigma audio DAC with 120-dB dynamic range
US5245344A (en) High order switched-capacitor filter with dac input
Fujimori et al. A 1.5 V, 4.1 mW dual-channel audio delta-sigma D/A converter
US7193545B2 (en) Differential front-end continuous-time sigma-delta ADC using chopper stabilization
US6670902B1 (en) Delta-sigma modulators with improved noise performance
KR20100005217A (en) Low-power digital-to-analog converter
Burmas et al. A second-order double-sampled delta-sigma modulator using additive-error switching
CN111697971A (en) Delta-sigma analog-to-digital converter and method for operating a delta-sigma analog-to-digital converter
JP2009260605A (en) DeltaSigma MODULATOR AND DeltaSigma TYPE A/D CONVERTER
Kumar et al. Reset-free memoryless delta–sigma analog-to-digital conversion
JPH04243326A (en) Oversampling d/a converter
Yang et al. A 114 dB 68 mW chopper-stabilized stereo multi-bit audio A/D converter
US6628217B1 (en) Signal scaling scheme for a delta sigma modulator
Safarian et al. A new low-power sigma-delta modulator with the reduced number of op-amps for speech band applications
Meng et al. A 0.8 V, 88dB Dual-Channel Audio/spl Delta//spl Sigma/DAC with Headphone Driver
Baschirotto et al. A low-power BiCMOS switched-capacitor filter for audio codec applications
Lee et al. A 4mW per-Channel 101dB-DR stereo audio DAC with transformed quantization structure
Colonna et al. A 0.22 mm/sup 2/7.25 mW per-channel audio stereo-DAC with 97dB-DR and 39dB SNRout
Baschirotto et al. Oversampled DACs
Thomsen et al. A 110-dB-THD, 18-mW DAC using sampling of the output and feedback to reduce distortion
Shi Active Noise Shaping Analog-to-Digital Data Converters
Ju et al. A highly linear switched-capacitor DAC for multi-bit sigma-delta D/A applications

Legal Events

Date Code Title Description
732E Amendments to the register in respect of changes of name or changes affecting rights (sect. 32/1977)

Free format text: REGISTERED BETWEEN 20150924 AND 20150930

PCNP Patent ceased through non-payment of renewal fee

Effective date: 20230419