GB2253753A - Switched capacitor to continuous time buffer for dac - Google Patents

Switched capacitor to continuous time buffer for dac Download PDF

Info

Publication number
GB2253753A
GB2253753A GB9200491A GB9200491A GB2253753A GB 2253753 A GB2253753 A GB 2253753A GB 9200491 A GB9200491 A GB 9200491A GB 9200491 A GB9200491 A GB 9200491A GB 2253753 A GB2253753 A GB 2253753A
Authority
GB
United Kingdom
Prior art keywords
input
signal
amplifier
sampled data
output
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
GB9200491A
Other versions
GB9200491D0 (en
Inventor
Navdeep Singh Sooch
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Crystal Semiconductor Corp
Original Assignee
Crystal Semiconductor Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Crystal Semiconductor Corp filed Critical Crystal Semiconductor Corp
Publication of GB9200491D0 publication Critical patent/GB9200491D0/en
Publication of GB2253753A publication Critical patent/GB2253753A/en
Withdrawn legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M3/00Conversion of analogue values to or from differential modulation
    • H03M3/30Delta-sigma modulation
    • H03M3/50Digital/analogue converters using delta-sigma modulation as an intermediate step
    • H03M3/502Details of the final digital/analogue conversion following the digital delta-sigma modulation
    • H03M3/504Details of the final digital/analogue conversion following the digital delta-sigma modulation the final digital/analogue converter being constituted by a finite impulse response [FIR] filter, i.e. FIRDAC

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Analogue/Digital Conversion (AREA)
  • Compression, Expansion, Code Conversion, And Decoders (AREA)
  • Filters That Use Time-Delay Elements (AREA)

Abstract

PURPOSE: To convert a sample data analog signal by a switched capacitor into a continuance analog signal by a D/A converter substantially without increasing distortion. CONSTITUTION: A digital input is converted into an analog value in a sample data area and then inputted to a quaternary switched capacitor/continuance buffer. This buffer has an amplifier 160 which has a switched capacitor 166 connected to its input and a feedback capacitor 174 connected across the switched capacitor 166. The input side of this capacitor 166 is switched between an input sample data voltage and the amplifier output. Consequently, those capacitors 166 and 174 reach substantially equal voltages at low frequencies, so a request for electric charges to the amplifier 160 is not present at charging time. Consequently, this amplifier 166 inputs no distortion when an output signal sampled by the switched capacitor 166 is converted into the continuance input signal of an active filter.

Description

2253753 SWITCHED CAPACITOR TO CONTINUOUS TIME BUFFER FOR DAC This
invention relates generally to switched capacitor filters, and in particular to a digital-to-analog converter utilizing a switchedcapacitor filter and an active filter for filtering the output of the switched capacitor filter.
In conventional digital-to-analog converters, a first conversion stage is followed by multiple stages of low-pass filtering to filter out unwanted noise. In one type of digital-to-analog converter, a digital delta-sicjma modulator is utilized. The delta-sigma modulator receives a digital input and converts it into a one-bit digital output. This output is typically passed through a one-bit DAC and then into an active RC low pass filter. The active RC low pass filter utilizes a series of resistors and various active components in order to realize the desired filter function. The disadvantage to this type of filter is the sensitivity of the filter to variations in the components. A significant amount of trimming is often required.
In another type of filtering scheme, a switched- capacitor filter has been optimized. However, noise performance of this type of filter has not been optimized to its fullest due to the fact that switched - capa c, itor filters in DACs utilizing delta-sigma modulators have been 5 realized with cascaded bi-quad switched-capacitor filters. The disadvantage to this is that the multiple bi-quad stages add a significant noise component to the overall filter function, which is undesirable.
A problem that exists with conventional digital- to-analog converters utilizing any type of switched capacitor filter is the requirement for conversion from the sampled data domain on the output of the switched capacitor filter to a continuous time domain. In the past, an active filter has. been utilized to directly convert between the sampled data output by the switched capacitor and a continuous time output. However, this conversion typically results in a high degree of distortion that is added to signal.
The present invention disclosed and claimed herein discloses a digital-to-analog converter. The digital-to-analog converter includes an input for receiving an n-bit digital input signal. Circuitry is provided for converting the n-bit digital input signal to a sampled data analog signal. A sampled data/continuous time buffer is provided for receiving the sampled data analog signal and converting it to a continuous time analog signal with substantially no increase in distortion.
In another aspect of the present invention, the 1 conversion circuitry includes a switched-capacitor filter for filtering the sampled data analog signal. Further, a digital delta-sigma modulator is provided for converting the n-bit digital signal to an m-bit digital signal, m being less than n. An m-bit digital-to-analog converter is provided for converting the m-bit digital signal to a sampled data analog signal for input to the switchedcapacitor filter. In the preferred embodiment, m is equal to one. The output of the sampled data/continuous time buffer is then filtered through a low pass filter.
In a further aspect of the present invention, the sampled data/continuous time buffer includes an amplifier having a finite bandwidth with a feedback capacitor disposed between the input and output thereof. An input capacitor is provided that is controlled by a switching network. The switching network is operable to switch the input capacitor between the input sampled data analog signal and the output of the amplifier, with the other side switched between a reference and the input of the amplifi- 2 0 er. The switching network includes a f irst switching circuit for connecting the one side of the input capacitor to the sampled data analog signal at a first time, and to the output of the amplifier at a second time. A second switching circuit is provided f or connecting the other side of the input capacitor to a reference voltage during the first time, and to the input of the amplifier at the second time.
operational features and advantages of the present invention will be appreciated by those skilled in the art upon consideration of the detailed description which follows with reference to the accompanying drawings in which:
FIGURE 1 illustrates an overall block diagram of a low noise/low distortion switched-capacitor/ continuous time filter; FIGURE 2 illustrates a logic block diagram of the switched-capacitor filter; FIGURE 3 illustrates a more detailed block diagram of the switched-capacitor filter of FIGURE 2; FIGURE 4 illustrates a detailed logic diagram of the input stage of the switched-capacitor filter of FIGURE 2; FIGURE 5 illustrates a timing diagram for the one- bit DAC integrated into the input stage of the switched-capacitor filter; FIGURE 6 illustrates -a block diagram of the switched-capacitor/continuous time buffer; FIGURE 7 illustrates a diagrammatic view of the conversion operation; FIGURE 8 illustrates the smoothing operation provided by the buffer of FIGURE 7; FIGURE 9 illustrates a prior art buffer for receiving on the input the sampled data from the output of a switched capacitor filter and converting this to a continuous time analog input to an active filter; FIGURE 10 illustrates a logic diagram of the t switched-capacitor/continuous time buffer for the DAC; FIGURE 11 illustrates a schematic diagram of a prior art unity gain buffer;
FIGURE 12 illustrates a simplified schematic 5 diagram of the unity gain buffer; FIGURE 13 illustrates a detailed schematic diagram of the unity gain buffer; FIGURE 14 illustrates a schematic of the start-up circuit for the unity gain buffer; FIGURE 15 illustrates a schematic diagram of a prior art output stage for a DAC;
FIGURE 16 illustrates a simplified schematic diagram of the output stage of the DAC; FIGURE 17 illustrates a detailed schematic diagram of the output stage of the DAC; FIGURE 18 illustrates a schematic diagram of one embodiment of the bias circuitry for generating the AB bias for the output stage; and FIGURE 19 illustrates an alternate embodiment for generating the AB bias.
Referring now to FIGURE 1, there is illustrated an overall block diagram of a digital-to-analog converter (DAC) utilizing a low noisellow distortion switched-capacitor/continuous time filter. An n-bit digital input is received on the input of an interpolation filter 11, the output of which is input to a digital modulator 10 that is operable to convert the n-bit input to an m-bit digital output, m being less than n. In the preferred embodiment, the digital modulator 10 is comprised of an oversampling and noise shaping circuit utilizing a delta-sigma digital modulator that effectively converts the n-bit digital word to an m-bit digital output. In the preferred embodiment, m is equal to a value of "one". However, it should be understood that a multi-bit output digital modulator could be utilized.
Although a delta-sigma modulator is utilized in the preferred embodiment, it should be understood that any type of one-bit digital modulator or equivalent can be utilized to provide the conversion from an n-bit digital word to a one-bit digital stream. The delta-sigma modulator is utilized as it provides good low level performance and differential non-linearity. The general operation of the digital modulator 10 is known in the art.
The one-bit digital stream output by the digital modulator 10 is input to a fourth order switched-capacitor low pass filter 12. The filter 12 is a Butterworth filter which has integral with the input thereof a one-bit DAC, as will be described hereinbelow. The output of the filter 12 is input to a switched-capacitor/continuous time buffer 14 that converts the switched- capacitor output of the filter 12 into a continuous time format with relatively low distortion. This is then input to a high impedance, low distortion unity gain buffer 16, the output of which is input to an active RC low-pass filter 18. The output of the active RC low-pass filter 18 provides the low impedance analog output of the overall digital-toanalog converter of FIGURE 1.
Referring now to FIGURE 2, there is illustrated a schematic block diagram of the switched-capacitor lowpass filter 12. The one-bit digital output of the delta- sigma modulator 10 is input to a one-bit DAC 20. The output of the one- bit DAC 20 is input to the positive input of a summing junction 22, the output of which is connected to a first stage of integration 24. The negative input of the summing junction 22 is connected to an output node 26 for the overall low-pass filter 12.
The output of the first stage of integration 24 is input to the positive input of a summing junction 28, the negative input of which is connected to the node 26. The output of summing junction 28 is input to a second stage of integration 30. The output of the second stage of integration 30 is input to the positive input of a summing junction 32. The negative input of summing junction 32 is connected to the output node 26. The output of summing junction 32 is connected to the input of a third stage of integration 34. The output of the third stage of integration 34 is input to the positive input of a summing junction 36. The negative input of the summing junction 36 is connected to the node 26. The output of the summing junction 36 is input to a fourth stage of integration 38, the output of which is connected to node 26.
In the preferred embodiment, the summing junctions 22, 28 and 32 have two positive inputs with the integration stage 34 being configured as inverting. This will provide an inverted output from integration stage 38. This is equivalent to the structure of FIGURE 2.
The filter of FIGURE 2 provides a fourth order Butterworth filter utilizing the switched-capacitor topolo- gy. By utilizing a switched-capacitor topology, the fabrication of the filter is more readily facilitated in present manufacturing environments. The use of a high order filter with a feedback path from the output stage back to the input stage provides for relatively low noise operation. The transfer function of the filter of FIGURE 2 is as follows:
VOW = VIN ABCD S4 + DS3 + CDS2 + B= + ABCD Referring now to FIGURE 3, there is illustrated a more detailed block diagram of the f ilter of FIGURE 2 j illustrating the switched-capacitor topology. The one-bit digital signal input is input to a switched-capacitor/DAC block 40, the output of which is input to a summing node 42. The summing node 42 corresponds to the summing junction 22. The output of node 42 is input to the negative input of an amplifier 44, the positive input of which is connected to ground. A capacitor 46 is connected between the negative input of amplifier 44 and the output thereof. The output of amplifier 44 is input to a switched-capacitor block 48, the output of which is connected to a sunning node 50. Summing node 50 corresponds to summing junction 28 and is input to the negative input of an amplifier 52.
-g- The positive input of amplifier 52 is connected to ground. A capacitor 54 is connected between the negative input of amplifier 52 and the output thereof. Amplifier 52 and capacitor 54 correspond to the second stage of integration 30.
The output of amplifier 52 is input to a switched-capacitor block 56, the output of which is connected to a summing node 58. The summing node 58 corresponds to summing junction 32. Summing node 58 is input to the negative input of an amplifier 60, the positive input of which is connected to ground. A capacitor 62 is connected to the negative input of amplifier 60 and the output thereof. Amplifier 60 and capacitor 62 correspond to the third stage of integration 34. The output of amplifier 60 is input to a switched-capacitor block 64, the output of which is connected to a summing node 66 that corresponds to summing junction 36. Summing node 66 is input to the negative input of an amplifier 68, the positive input of which is connected to ground. A capacitor 70 is connected between the negative input of amplifier 68 and the output thereof. Amplifier 68 and capacitor 70 correspond to the fourth stage of integration 38. The output of amplifier 68 is connected to the output node 26.
The output node 26 is fed back to summing nodes 25 42, 50, 58 and 66 through switched-capacitor blocks 72, 74, 76 and 78, respectively. By feeding back the output of the last stage of integration from node 26 to the input of amplifier 44, the input stage 24 can now influence the output noise of the last stage of integration 38. Therefore, the gain of the first stage of integration 24, corresponding to amplifier 44 and capacitor 46, reduces the input-referred noise of all succeeding stages, including the output stage of integration 38. This results in a very low noise switched-capacitor filter.
The filter operates at a sampling rate of 3.072MHz with a -3 dB bandwidth of 25 Khz, and the transfer function for the filter normalized to a 1/2n 3 dB band10 width is:
_VOUT(S) - 1 VIN (S) S4+ 2.613 S3 + 3.414 S2 + 2.613S+ 1 The capacitor values for the capacitors that are utilized in switched capacitor blocks 40, 48, 56, 64, 72, 740 76, 78 and for capacitors 46, 54, 62 and 70 are provided as corresponding to capacitor designations Cl-C12. Cl corresponds to switched capacitor block 40, C2 to block 72, C3 to capacitor 46, C4 to block 48, CS to block 74, C6 to capacitor 54, C7 to block 56, CS to block 76, C9 to capacitor 62, C10 to block 64, C11 to block 78 and C12 to capacitor 70. The values of the capacitors Cl-C12 are as follows:
capacitor Value (pf) cl 2.0 C2 2.0 C3 118.048 C4 3.39 C5 3.0 C6 76.689 C7 2.0 C8 2.0 C9 29.37 C10 1.0 C11 1.0 C12 6.996 Referring now to FIGURE 4, there is illustrated a detailed logic diagram of the switched-capacitor/DAC block 40, the switched - capac i tor block 72 and the amplifier 44. A reference voltage is provided that is connected to a node 80% Node 80 is connected through a switch 82 to a node 84. Node 84 is connected to one side of a capacitor 86 and also through a switch 88 to ground. The other side of capacitor 86 is connected to a node gombich is connected through a switch 92 to the summing node 42. Node 90 is also connected to ground through a switch 94 and also to ground through a switch 96.
The switch 82 is controlled by a clock 01, as is switch 94. Switch 88 is controlled by a clock 02. Switch 96 is controlled by the AND logic function of the clock 02 and the inverse of the single bit digital input "IBITn. The switch 92 is controlled by the AND function of the clock 02 and the input 111BIT11.
The reference voltage on node 80 is also input through a switch 98 to a node 100. Node 100 is connected to one side of a capacitor 102 and also to ground through a switch 104. The other side of capacitor 102 is connected to a node 106. Node 106 is connected through a switch 108 to the summing node 42 and also to ground through a switch 110 and to ground through a switch 112.
Switches 104 and 110 are controlled by the clock 01 and switch 98 is controlled by the clock 02. The switch 112 is controlled by the AND function of the clock signal 02 and the input signal 111BIT". The switch 108 is controlled by the AND function of clock 02 and the inverse of the input signal 111BIT". As the result of this switching scheme, the path associated with capacitor 86 is noninverting and the path associated with capacitor 102 is inverting.
The output on node 26 is input through a switch 116 to a node 118. Node 118 is connected to one side of a capacitor 120 and also to ground through a switch 122. The other side of capacitor 120 is connected to a node 124. Node 124 is connected through a switch 126 to summing node 42 and also to ground through a switch 128.
The switches 116, 122, 126 and 128 and the capacitor 120 comprise the switched-capacitor block 72. Switches 116 and 128 are clocked by the clock 01 and switches 122 and 126 are clocked by clock 02, thus resulting in a non-inverting topology, as described hereinabove. Additionally, the components that configure the switched-capacitor block 72 are similar to those that configure the switched-capacitor blocks 48, 56, 64, 74, 76 and 78, with different values for the capacitors therein, blocks 64 and 78 being configured in an inversion configuration. This is a conventional switched-capacitor configuration.
Referring now to FIGURE 5, there is illustrated a timing diagram for the operation of the clock signals 01 and 02 and the single bit input. When 01 is high, switches 82 and 94 are closed, thus allowing the plate of capacitor 86 connected to node 84 to be charged to the reference voltage. When 0. goes high, node 84 is pulled to ground and node 9o is connected to the summing node 42 only if the single bit digital input is at a logic I'll', resulting in switch 92 closing. If not, switch 92 remains open, and switch 96 connects the node 90 to ground, discharging capacitor 86. The switches 108 and 112 operate in an opposite manner, such that for the opposite logic state on 111BIT", logic I'll', the capacitor C2 is utilized to determine the voltage on the summing junction 42. of course, at the same time that charge is transferred from the capacitor 86 or 102 to the summing junction 42, charge is also transferred from the capacitor 120 to summing junction 42.
This is the feedback path that is utilized to allow the first stage of integration to reduce the noise on the output stage. This provides an overall fourthorder Butterworth filter topology utilizing a one-bit DAC inte grated in the input to the first stage of the filter.
Referring now to FIGURE 6, there is illustrated a block diagram of the digital-to-analog converter illus trating the operation of the switched-capacitor/continuous time buffer 14. In general, the digital delta-sigma modulators 10 are incorporated in a digital-tosampled analog signal converter 130. The output of this block 130 is the analog value of the digital input signal in the sampled data domain. This is then input to the switched capacitor/ continuous time buffer 14 and converted to a continuous time analog signal with virtually no distortion added by the buffer 14. The unity gain amplifier 16 provides a high impedance for the operation of the buffer 14. The output of the amplifier 16 is then input to the active low-pass filter 18 that can drive a relatively low impedance output on the order of 600 Ohms.
Referring now to FIGURE 7, there is illustrated a diagrammatic view of the operation of the buffer 14. In the sampled data domain, each data sample is represented as a discrete step. For illustrative purposes, a sine wave has been chosen. The only important data point in the sampled time domain is at the end of the sampled data value, this being the point at which the data is valid. It is necessary to convert this data to a smooth analog waveform representing the output of the buffer 14. However, this conversion should be relatively distortion free, which can be difficult when the sampled data is generated with some slew, as the result of a less than ideal switched-capacitor filter. This is typically the type of signal that is presented. Further, if conventional buffer circuitry is utilized, this can further introduce slew into the sampled data domain, resulting in additional distortion when converted to the continuous time domain.
Referring now to FIGURE 8, there is illustrated a diagrammatic view of the waveform of the sampled data.
The sampled data is represented by a plurality of discrete steps 132. At the end of each of the steps 132 is the valid analog data for value. It is necessary to intercon nect these points in such a manner that no distortion results.
Referring now to FIGURE 9, there is illustrated a prior art paras iticinsensitive, non-inverting, f irst order switched-capacitor low pass filter. An amplifier 134 is provided having the positive input thereof connected to ground. A switched-capacitor (sampled) input voltage is input to one side of a switch 136, the other side of which is connected to one side of a capacitor 138. The one side of the capacitor 138 is also connected to ground through a switch 140. The other side of capacitor 138 is connected to one side of a switch 142, the other side of which is connected to the negative input of the amplifier 134. The other side of.the capacitor 138 is also connected to ground through a switch 144. Switches 136 and 144 are controlled by the clock signal 01 and the switches 140 and 142 are controlled by the clock signal 02.
A feedback circuit is provided with a feedback capacitor 146 connected between the negative input of amplifier 134 and the output thereof. The negative input of amplifier 134 is also connected to one side of a switch 148, the other side of which is connected to one side of a capacitor 150. The one side of capacitor 150 is also connected to ground through a switch 152. The other side of capacitor 150 is connected to ground through a switch 154 and also to one side of a switch 156. The other side of the switch 156 is connected to the output of amplifier 134.
Switches 152 and 154 are controlled by the clock signal 01 and switches 148 and 156 are controlled by the clock signal o2.
Assuming that the filter illustrated in FIGURE 9 is configured for a unity low frequency gain (i.e.,, the input sampling capacitor 138 being equal in value to the switched feedback capacitor 150), the transfer function in the z-domain is as follows:
VOUT - PZ.N Z-1 Vim CIN + C,, ( 1 - Z-1 After the filter has reached steady state with the DC input, the output will have settled to the DC input value is just before a sampling event occurs. With equal value switched- capacitors and the output voltage equal to the input voltage, which is- equal to the DC voltage, this sampling event will not disturb the charge on the unswitched feedback capacitor 146. However, it will require the amplifier 134 to provide an output that delivers the charge demanded by the voltage polarity change on the series capacitance of capacitors 138 and 150, with capacitor 150 being substantially equal in value to capacitor 138. This charge demand can temporarily drive the amplifi- er 134 into non-linear settling behavior, which can be observed as distortion through subsequent continuous-time blocks.
Referring now to FIGURE 10, there is illustrated a schematic diagram of the switched-capacitor, continuous time buffer of the present invention. An amplifier 160 is provided having the positive input thereof connected to ground. The negative input thereof is connected to an input node 162. A switched capacitor (sampled) input voltage is received on one side of the switch 164, the other side of which is connected to one side of the capacitor 166. The one side of the capacitor 166 is also connected through a switch 168 to the output of the amplifier 160. The other side of the capacitor 166 is connected to ground through a switch 170 and also through a switch 172 to the input node 162. A feedback capacitor 174 is connected between the input node 162 and the output of amplifier 160.
In operation, the buffer of FIGURE 10 avoids the potential distortion mechanism described above with refer- ence to FIGURE 9 by alleviating the amplifier 160 from charge demand during low-frequency, steady state operation. A single input capacitor, capacitor 166, is switched directly between the input and output, so that when the output voltage is equal to the input voltage, when the input voltage is equal to a relatively low frequency voltage such as DC, there is no net voltage change on any capacitor. Therefore, no charge demand is made on the amplifier output 160. As such, relatively low distortion results. This is enhanced due to the fact that it is driving a high impedance load in the f orm of the unity gain buffer 16.
Referring now to FIGURE 11, there is illustrated 5 a schematic diagram of a prior art unity gain buffer. Two differential input transistors 170 and 172 are provided. having the sources thereof connected to a common node 174. The node 174 is connected through the source/drain path of an Nchannel transistor 176 to a supply voltage VssA. The gate thereof is connected to a bias voltage, transistor 176 acting as a current source. The drain of transistor 170 is connected to one side of the sourceldrain path of a Pchannel transistor 178, the other side of which is connected to a positive supply voltage VDDA on a node 180. The gate and drain of transistor 178 are connected together. In a similar manner, the drain of transistor 172 is connected to one side of the sourceldrain path of a transistor 182, the other side of which is connected to the node 180. The gate of transistor 182 is connected to the gate of transistor 178. The gate of transistor 170 comprises the negative input and the gate of transistor 172 comprises the positive input, the drain of transistor 172 also providing the output of the differential amplifier which is connected to the gate of an output driver transistor 184, which is a P-channel transistor, which has one side of the source/drain path thereof connected to node 180 and the other side thereof connected to an output node 186. The output node 186 is connected back to the gate of transistor 170, which is the input of the amplifier. A current source transistor 188 is provided, having the source/drain path thereof connected between node 186 and the voltage V&,A. The gate of transistor 188 is connected to a bias voltage.
A large common mode signal at the differential pair input, transistors 170 and 172, of the prior art amplifier of FIGURE 11, introduces two distortion mecha nisms. The first is due to the large signal change in the drain-to-source voltage (VDS) of the differential pair devices 170 and 172. If there is a mismatch in the D VS VD8 or output conductance characteristics of these devices, a difference in the gate-to-source voltage V.. of these devices must be introduced in order to maintain equal drain currents (ID). This V.. difference can manifest itself as distortion in the buffer input/output characteristics. The second distortion mechanism present in the prior art amplifier/buffer under large, common-mode signal conditions is due to the large signal change in the drain-to-source voltage of the current source transistor 176. Because of the finite output impedance of transistor 176, the VD8 change of transistor 176 will cause the differential pair bias current to vary with input signal. If there is a mismatch in the D VS VGs or trans conductance characteristics of the differential pair devices, a difference in the gate-to-source voltage of these devices must again be introduced in order to maintain an equal current balance. It is important to point out, since both of these distor- tion mechanisms occur at the amplifier differential input stage, no amount of open loop amplifier gain will reduce these effects during closed loop operations.
Referring now to FIGURE 12, there is illustrated a simplified schematic diagram of the unity gain buffer for the DAC. Two differential input devices 190 and 200 are provided, both N-channel devices having the sources thereof connected to a common node 202. The gate of transistor 190 is a positive input of the buffer and the gate of transis- tor 200 is a negative input. A current source 204 is connected to the drain of transistor 190 to provide a current If. Similarly, a current source 206 is connected to the drain of transistor 200 and provides an equal current It. A current source 208 is connected between the is common node 202 and the supply voltage VssA and provides a current sink of 21. Another current source, current source 210 is provided that is connected directly to the node 202 to provide a current AI. The current source 210 is controlled by two control boxes 212 that are disposed between 20 the respective drains of transistors 190 and 200 and the respective current sources 204 and 206 to sense the currents therethrough. Control boxes 212 control current source 210 to adjust the value of AI to maintain the current through transistors 190 and 200 at a constant D 25 independent of current variations in current source 208. Therefore, the input differential pair of transistors 190 and 200 are operated in a constant Dmode, even under large input common-mode signal conditions. The current sources 204 and 206 are operable to force equal drain currents in the two transistors 190 and 200, while the current source 210 is operable to absorb the current difference at the common node 202.
Referring now to FIGURE 13, there is illustrated a more detailed schematic diagram of the unity gain buffer for the DAC. The common source node 202 is connected to one side of the sourceldrain path of a transistor 214, the other side of which is connected to VssA. Transistor 214 jO corresponds to current source 208. The gate thereof is connected to a bias voltage. The drain of transistor 190 is connected through the source/drain path of a cascode Nchannel transistor 216 to a node 218. The gate of transistor 216 is connected to a dynamic bias node 220. Node 218 is connected to one side of the sourceldrain path of a Pchannel transistor 222, the other side of which is connected to a supply node 224, which is connected to VDDA. The gate of transistor 222 is connected to a bias voltage and functions as current source 204. In a similar manner, the drain of transistor 200 is connected through the source/drain path of an N-channel cascode transistor 226 to a node 228. The gate of transistor 226 is connected to the node 220. Node 228 is connected to one side of the sourceldrain path of a P-channel transistor 230, the other side of which is connected to the node 224. The gate of transistor 230 is connected to a bias voltage, transistor 230 functioning as current source 206.
A P-channel feedback transistor 232 has one side of the sourceldrain path thereof connected to node 224 and the other side thereof connected to node 220. The gate of transistor 232 is connected to node 218. Similarly, a Pchannel feedback transistor 234 has one side of the source/drain path thereof connected to the node 224 and the other side thereof connected to the node 220. The gate of transistor 234 is connected to node 228. An N-channel transistor 236 is provided having the drain and gate thereof connected together and to node 220 and the source thereof connected to node 202 to provide the current AI to node 202 and also provide the dynamic gate bias for transistors 216 and 226.
The node 228 is connected to the gate of the Pchannel transistor 237, the sourceldrain path thereof connected between the node 224 and an output node 238. Similarly, node 238 is connected to one side of the source/drain path of an N-channel transistor 240, the other side of which is connected to VssA. The gate of transistor 240 is connected to the gate of a second N-channel transis20 tor 242, the gate and drain thereof connected together and the source connected to V5sA to function as a current mirror. The gate-drain of transistor 242 is connected to one side of the sourceldrain path of a P- channel transistor 244, the other side thereof connected to the node 224. The gate of 25 transistor 244 is connected to node 218. Transistors 237, 240, 242 and 244 function as the second stage of amplification to provide a general turn-around output stage. The transistors 240 and 242 are just a current mirror whereas transistors 237 and 244 provide the actual output stage, this structure being a two-stage amplifier. The output node 238 is connected to the gate of transistor 190, which constitutes the input of the amplifier.
In operation, the AI current is controlled by transistors 232 and 234 which provide the feedback operation. The transistors 216 and 226 are cascode devices with transistor 236 being a bias device. The transistors 216 and 226 ensure a constant differential pair VDs under large input, common-mode signal conditions. The shunt feedback transistors 232 and 234 are operable to absorb the current difference at the common source node 202. As the bias current in the transistor 214 changes due to finite output impedance, the gate-to-source voltage of the feedback transistors 232 and 234 will change to accommodate this current change, but the Vas change in transistors 232 and 234 will be lower by a factor of (gm/go) >> 1 ( gm transconductance of shunt feedback devices 232 and 234; go = output conductance of current source transistor 214).
Consequently, the current source devices that really determine the input paired bias current of transistors 190 and 200 experience a VD5 change substantially lower than the input common-mode signal.
Referring now to FIGURE 14, there is illustrated 25 a start-up circuit for the buffer of FIGURE 13. In FIGURE 13, the node 218 is labelled "B', node 220 is labelled "All, and node 228 is labelled "C". A P-channel transistor 246 has the source/drain path thereof connected between the node 224 and a node 248. The gate of transistor 246 is connected to the connection "C" at node 220. A P-channel transistor 250 has the sourceldrain path thereof connected between the node 224 and node 248 and the gate thereof connected to connection "B" at node 218. A P-channel transistor 252 has the sourceldrain path thereof connected between node 224 and the connection "A" at node 228 and the gate thereof connected to the node 248. A transistor 254 has the source/drain path thereof connected between node 248 and VssA and the gate thereof connected to a bias current. The circuit of FIGURE 14 is operable to provide start-up current to node "All upon initialization.
Referring now to FIGURE 15, there is illustrated a schematic diagram of the output stage of an op amp utilized in conventional active filters for digital-toanalog converters. An N-channel source follower transistor 258 has the sourceldrain path thereof connected between the voltage VDDA and a node 260. Node 260 is connected to a low voltage reference with a current source 262. Node 260 comprises the output node which is connected to ground through a resistor 264, which is the load resistor. The current flowing through the resistor 264 is IL and the current flowing through the transistor 258 is the sum of the drain current D and the load current IL In the prior art circuit of FIGURE 15, the signal dependent load current L causes the current in the source follower transistor 258 to vary. The result is a square law variation in the VGs of this device, which translates to distortion in the V,,,,/Vi, transfer characteristics. Furthermore, the standard source follower operates in Class A mode, which means that the DC current source D must be at 5 least as large as the maximum intended load current.
Referring now to FIGURE 16, there is illustrated a simplified schematic diagram of the output stage of the active RC low pass filter 18 for the DAC. A source follower N-channel transistor 266 has the source/drain path thereof connected between a node 268 and the node 260, the source thereof connected to the node 260. The gate of transistor 266 receives the input voltage to the output stage. A constant current source 270 is connected between node 260 and the voltage VuAr and the constant current source 272 is connected between the node 268 and the positive voltage VDDA. The current through current sources 270 and 272 is equal to the drain current D through transistor 266, and this is maintained constant and independent of the load current L. A variable current source 274 is connected between VDDA and the node 260 and the variable current source 276 is connected between the node 260 and the voltage VssA. Current source 274 is operable to supply current to the load resistor 264 for high voltage swings on node 260 and the current source 276 is operable to sink current from load resistor 264 for low voltage or negative signal swings. The current sources 274 and 276 are controlled by a feedback circuit 278 that is operable to generate a Class AB feedback which is controlled by the voltage on node 268. Therefore, load current is provided by current sources 274 and 276, current sources 274 and 276 sourcing/ sinking more load current L than the operating 5 bias currents.
In operation, the source follower transistor 266 is operated in the constant current mode. The drain current is forced to be load- independent by the current source 272. Since the drain current of N- channel transistor 266 is constant, the gate-to-source voltage is load independent, and a distortion-free voltage is delivered to the load resistor 264. The current L demanded by the load resistor 264 is supplied by the current sources 274 and 276. Class AB operation is provided by the AB feedback network 278, which is controlled by the voltage on node 268.
Referring now to FIGURE 17, there is illustrated a more detailed schematic diagram of the output stage of FIGURE 16. The current source 272 is realized with a P- channel transistor 280 having the sourceldrain path thereof connected between the node VDDA and the node 268. Similarly, the current source 270 is realized with an N-channel transistor 282, having the sourceldrain path thereof connected between node 260 and the voltage V.. The gates of transistors 280 and 282 are connected to separate bias voltages.
The current source 274 is realized with a Pchannel transistor 284, having the source/drain path thereof connected between the VDDA node and the node 260, the gate of transistor 284 connected to node 268. The current source 276 is realized with an N-channel transistor 286, the source/drain path thereof connected between the node 260 and the voltage VmA. Transistor 286 is controlled by a current mirror operation.
The feedback network is comprised of a P-channel transistor 288 having the source/drain path thereof connected between the emitter of an NPN bipolar transistor 290 and the drain of an N-channel transistor 292. Transistor 292 has the gate and drain thereof connected together and to the gate of transistor 286 and the source thereof connected to VwA to provide the other side of the current mirror. The gate of transistor 288 is connected to an external AB Bias signal. The base of transistor 290 is connected to node 268 and the collector thereof is connected to VDDA' In operation, class AB operation is provided by the transistor 288 and the bi-polar transistor 290, which transistor 290 provides a low impedance control of the source of transistor 288. The bi-polar transistor is utilized in lieu of an N- channel transistor, due to the larger transconductance, with no back-gate problems presented thereby. Bias current in transistors 284 and 286 is controlled by the AB Bias signal, which provides the gate bias for transistor 288. Signal operation is based on feedback control of the gate potential on the transistor 284 through the voltage on node 268. As the gate potential of transistor 284 decreases, current through transistor 284 increases to supply current to the load resistor 264. At the same time, the V05 of transistor 288 decreases, which decreases the current in the mirrored transistors 286 and 292. As the gate potential of transistor 284 at node 268 increases, the current in transistor 284 decreases while the current through transistor 288 and the mirrored transistors 286 and 292 increases to sink load current. Note that the operation is class AB, since transistors 284 and 286 can source/sink more load current L than their operating bias current.
Referring now to FIGURE 18, there is illustrated a schematic diagram of one embodiment of the circuit to generate the AB Bias signal. A P-channel transistor 294 has the source/drain path thereof connected between the node VDDA and one side of a current source 296. The other side of current source 296 is connected to the node VuA, current source 2 9 6 having a current. I. flowing therethrough. A bi-polar transistor 298 has the collector thereof con- nected to VDDA and the emitter thereof connected to the source of the P- channel transistor 300. The base of transistor 298 is connected to the gate and drain of transistor 294. The gate and drain of transistor 300 are connected together and to one side of the current source 302, the other side of which is connected to the VnA node. Current source 302 carries the current B. The circuit of FIGURE 18 provides an idling current in the signal path of transistors 284 and 286 that is proportional to the current I. in accordance with the following relationship:
) xter 284 L X IB L) xter 294 Referring now to FIGURE 19, there is illustrated an alternate embodiment of the bias circuit for providing the AB Bias. A P-channel transistor 304 has the source/drain path thereof connected between the VDDA node and a node 306. Node 306 is connected to the VuA node through the sourceldrain path of an N-channel transistor 308. The gate of transistor 308 is connected in a current mirror configuration to the gate and drain of an N-channel transistor 310, the source thereof connected to the VssA node. The drain of transistor 310 is connected to the drain of a P-channel transistor 312, the source of which is connected to the emitter of a bi-polar transistor 314. the base of which is connected to the gate of transistor 304. The collector of transistor 314 is connected to the VDDA. The gate of transistor 312 is connected to the output of an operational amplifier 316. Amplifier 316 has the negative input thereof connected to node 306 and the positive input thereof connected to ground. A P-channel transistor 318 has the sourceldrain path thereof connected between the VDDA node and a node 320. The gate of transistor 318 is connected to the output of an operational amplifier 322, the positive input of which is connected to the node 320 and the negative input of which is connected to ground. Node 320 is connected to a voltage VuA through a current source 324 that has a current I. f lowing therethrough. In this circuit, all of the ratioed bias currents are established in devices that operate with the same V(, and VD5 as the corresponding devices in the signal path.
In summary, there has been provided a switchedcapacitor/continuous time buffer for receiving the output of a switched-capacitor filter in the sampled data domain and converting it to a continuous time domain signal with substantially no distortion. The buffer utilizes a filter having at least one feedback capacitor. A switched capacitor input is provided that is switched in such a way that the amplifier associated with the filter has substantially is no charge being placed upon it during switching in a low f requency operation. This is achieved by switching an input capacitor directly between the input and output of the amplifier associated with the filter such that there is no net voltage change on any capacitor in the system.

Claims (27)

1. A digital-to-analog converter for converting an input digital signal to a continuous time analog output signal, comprising: an input for receiving an n-bit digital input signal; circuitry f or converting the n-bit digital input signal to a sampled data analog signal; and a sampled datalcontinuous time buffer circuit for converting said sampled data analog signal to a continuous time analog signal with substantially no increase in distortion relative to the sampled data analog signal.
2. The digital-to-analog converter of Claim 1, wherein said circuitry for converting includes a switchedcapacitor filter for filtering said sampled data analog signal.
3. The digital-to-analog converter of Claim 2, wherein said circuitry for converting includes a digital delta-sigma modulator for converting the n-bit digital input signal to an m-bit digital signal, m being less than n, and an m-bit digital-to-analog converter for converting said m-bit digital signal to an m-bit sampled data analog signal for input to said switched-capacitor filter.
4. The digital-to-analog converter of Claim 3 wherein m is equal to one.
5. The digital-to-analog converter of Claim 1, 2, 3 or 4 further comprising a continuous time low pass filter for receiving and filtering the output of said sampled datalcontinuous time buffer.
6. The digital-to-analog converter of any of claims 1 to 5, wherein said sampled data/continuous time buffer comprises:
an amplifier having a finite bandwidth; a feedback capacitor connected between the input of said amplifier and the output of said amplifier; sampling capacitor; and switching network for switching one side of said sampling capacitor between the input sampled data analog signal and the output of said amplifier and for switching the other side of said sampling capacitor between a reference voltage and the input of said amplifier.
7. The digital-to-analog converter of Claim 6.
wherein said switching network comprises:
a first switching circuit for connecting the one side of said sampling capacitor to the sampled data analog signal at a f irst time and to the output of said amplifier at a second time; and a second switching circuit f or connecting the other side of said sampling capacitor to said reference voltage at said first time and to the input of said amplifier at said second time.
8. A digital-to-analog converter for converting an input digital signal to a continuous time analog output s signal, comprising: an input for receiving an n-bit digital input signal; a delta-sigma digital modulator for converting the n-bit digital input signal to an m-bit digital jo signal, m being less than n; an m-bit digital-to-analog converter for converting said m-bit digital signal to a sampled data analog signal; a switched-capacitor filter for filtering is said sampled data analog signal; and sampled datalcontinuous time buffer circuitry for converting said sampled data analog signal to a continuous time analog signal with substantially no increase in distortion relative to the sampled data analog 20 signal.
9. The digital-to-analog converter of Claim 8, wherein m is equal to one.
10. The digital-to-analog converter of claim 8 or 9, and further comprising, a low-pass filter for receiving the input of said sampled data/continuous time buffer to provide additional filtering therefor.
11. The digital-to-analog converter of claim 8, 9 or 10, wherein said buffer circuitry comprises:
an amplifier having a finite bandwidth; a feedback capacitor connected between the input of said amplifier and the output of said amplifier; sampling capacitor; and switching network for switching one side of said sampling capacitor between the sampled data analog signal and the output of said amplifier and for switching the other side of said sampling capacitor between a refer ence voltage and the input of said amplifier.
12. The digital-to-analog converter of Claim 11, wherein said switching network comprises:
is a first switching circuit for connecting the one side of said sampling capacitor to the input sampled data analog signal at a f irst time and to the output of said amplifier at a second time; and a second switching circuit f or connecting the other side of said sampling capacitor to said reference voltage at said first time and to the input of said amplifier at said second time.
13. A circuit for converting a sampled data analog signal to a continuous time analog output signal, comprising:
an input for receiving the sampled data analog signal; and sampled data/continuous time buffer circuitry for converting the sampled data analog signal to a continuous time analog signal with substantially no increase in distortion relative to the sampled data analog signal.
14. The circuit of Claim 13, wherein said buffer circuitry comprises:
an amplifier having a finite bandwidth; a feedback capacitor connected between the input of said amplifier and the output of said amplifier; sampling capacitor; and switching network for switching one side of said sampling capacitor between the sampled data analog signal and the output of said amplifier and for switching the other side of said sampling capacitor between a reference voltage and the input of said amplifier.
15. The circuit of Claim 14, wherein said switching network comprises:
a f irst switching circuit for connecting the one side of said sampling capacitor to the input sampled data analog signal at a f irst time and to the output of said amplifier at a second time; and a second switching circuit f or connecting the other side of said sampling capacitor to said reference voltage at said first time and to the input of said amplifier at said second time.
16. A method for converting a digital signal to continuous time analog output signal, comprising:
receiving an n-bit digital input signal; converting the n-bit digital input signal to sampled data analog signal; and receiving the sampled data analog input signal and converting it to a continuous time signal with substantially no increase in distortion relative to the sampled data analog signal.
17. The method of Claim 16, wherein the step of converting the n-bit digital input signal to a sampled data analog signal includes the step of filtering the sampled data analog signal with a switched capacitor filter.
18. The method of Claim 17, wherein the step of converting the n-bit digital input signal to a sampled data analog signal includes inputting the n-bit digital input signal into a digital delta-sigma modulator and converting the n-bit digital input signal to an m-bit digital signal with the digital delta-sigma modulator, m being less than n, and converting the m- bit digital signal to a sampled data analog signal for input to the switched-capacitor filter for filtering thereof.
19. The method of Claim 18, wherein m is equal to one.
20. The method of any of claims 16 to 18, further compris- ing low pass filtering the continuous time signal after conversion from the sampled data analog signal.
2 1. The d & arV ef claims 16 to 20, wherein the step of converting the sampled data analog signal to a continuous time data signal comprises the steps of: providing an amplifier having a finite band- width; disposing a feedback capacitor between the input and output amplifiers; providing a sampling capacitor; and switching the one side of the sampling capacitor between the sampled data analog signal and the output of the amplifier and switching the other side of the sampling capacitor between a reference voltage and the input of the amplifier.
22. The method of Claim 21, wherein the step of switching comprises: connecting the one side of the sampling capacitor to the sampled data analog signal at a f irst time; connecting the one side of the sampling capacitor to the output of the amplifier at a second time; connecting the other side of the sampling capacitor to the reference voltage at the first time; and connecting the other side of the sampling capacitor to the input of the amplifier at the second time.
23. A method for converting a sampled data analog signal to a continuous time analog output signal, comprising:
receiving the sampled data analog signal; and converting the sampled data analog signal to a continuous time analog signal with substantially no increase in distortion relative to the sampled data analog signal.
24. The method of Claim 23, wherein the step of converting comprises: providing an amplifier having a finite band- width; providing a feedback capacitor connected between the input of the amplifier and the output of the amplifier; providing a sampling capacitor; and switching one side of the sampling capacitor between the sampled data analog signal and the output of the amplifier; and switching the other side of the sampling capacitor between a reference voltage and the input of the amplif ier.
25. The method of Claim 24, wherein the steps of switching comprise:
connecting the one the of said sampling capacitor to the input sampled data analog signal at a first time and to the output of the amplifier at a second time; and connecting the other side of the sampling capacitor to reference voltage at the first time and to the input of the amplifier at the second time.
26. A digital-to-analog converter substantially as herein particularly described with reference to and as illustrated in Figures 1 to 8, 10, 12 to 14 and 16 to 19 of the accompanying drawings.
27. A method of converting a digital signal to a continuous time analog output signal substantially as herein particularly described with reference to Figures 1 to 8, 10, 12 to 14 and 16 to 19 of the accompanying drawings.
GB9200491A 1991-01-15 1992-01-10 Switched capacitor to continuous time buffer for dac Withdrawn GB2253753A (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US64187691A 1991-01-15 1991-01-15

Publications (2)

Publication Number Publication Date
GB9200491D0 GB9200491D0 (en) 1992-02-26
GB2253753A true GB2253753A (en) 1992-09-16

Family

ID=24574228

Family Applications (1)

Application Number Title Priority Date Filing Date
GB9200491A Withdrawn GB2253753A (en) 1991-01-15 1992-01-10 Switched capacitor to continuous time buffer for dac

Country Status (3)

Country Link
JP (1) JPH0583139A (en)
DE (1) DE4200772A1 (en)
GB (1) GB2253753A (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7102557B1 (en) 2005-04-19 2006-09-05 Wolfson Microelectronics Plc Switched capacitor DAC

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1981003589A1 (en) * 1980-05-29 1981-12-10 American Micro Syst Switched-capacitor interpolation filter
EP0344998A1 (en) * 1988-06-03 1989-12-06 BRITISH TELECOMMUNICATIONS public limited company Digital-to-analogue conversion

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1981003589A1 (en) * 1980-05-29 1981-12-10 American Micro Syst Switched-capacitor interpolation filter
EP0344998A1 (en) * 1988-06-03 1989-12-06 BRITISH TELECOMMUNICATIONS public limited company Digital-to-analogue conversion
WO1989012358A1 (en) * 1988-06-03 1989-12-14 British Telecommunications Public Limited Company Digital-to-analogue conversion
US5008674A (en) * 1988-06-03 1991-04-16 British Telecommunications Digital-to-analog converter using switched capacitor and transverse filter

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7102557B1 (en) 2005-04-19 2006-09-05 Wolfson Microelectronics Plc Switched capacitor DAC

Also Published As

Publication number Publication date
JPH0583139A (en) 1993-04-02
GB9200491D0 (en) 1992-02-26
DE4200772A1 (en) 1992-07-16

Similar Documents

Publication Publication Date Title
US5245344A (en) High order switched-capacitor filter with dac input
GB2253756A (en) Low distortion unity gain amplifier for dac.
US5198782A (en) Low distortion amplifier output stage for dac
US5847607A (en) High speed fully differential operational amplifier with fast settling time for switched capacitor applications
JP3098243B2 (en) Field-effect transistor differential amplifier
JP3318725B2 (en) Analog filter circuit
US5376936A (en) One-bit switched-capacitor D/A circuit with continuous time linearity
US20140197887A1 (en) Telescopic OP-AMP With Slew Rate Control
US7250886B1 (en) Sigma-delta modulator
CN101692603B (en) Gain bootstrap type C class reverser and application circuit thereof
US9178528B1 (en) Current impulse (CI) digital-to-analog converter (DAC)
GB2194697A (en) Fully differential cmos operational power amplifier
US5068660A (en) Combining fully-differential and single-ended signal processing in a delta-sigma modulator
US7173485B2 (en) Phase-compensated filter circuit with reduced power consumption
US7782096B2 (en) Track-and-hold circuit with low distortion
Cao et al. An operational amplifier assisted input buffer and an improved bootstrapped switch for high-speed and high-resolution ADCs
US5258758A (en) DAC shutdown for low power supply condition
US5412335A (en) Area-efficient current-input filter, virtual ground circuit used in same, and method therefor
US7030697B1 (en) Method and apparatus for providing high common-mode rejection ratio in a single-ended CMOS operational transconductance amplifier
KR20030040185A (en) Variable gain amplifier and filter circuit
CN108880548B (en) Improved low power switched capacitor integrator, analog-to-digital converter and switched capacitor amplifier
GB2253753A (en) Switched capacitor to continuous time buffer for dac
US6538477B2 (en) Input buffer for analog-to-digital convertor
JPH05347563A (en) D/a converter
Yoo et al. A low voltage CMOS transresistance-based variable gain amplifier

Legal Events

Date Code Title Description
WAP Application withdrawn, taken to be withdrawn or refused ** after publication under section 16(1)