GB2371116A - Test method and apparatus for source synchronous signals - Google Patents

Test method and apparatus for source synchronous signals Download PDF

Info

Publication number
GB2371116A
GB2371116A GB0100780A GB0100780A GB2371116A GB 2371116 A GB2371116 A GB 2371116A GB 0100780 A GB0100780 A GB 0100780A GB 0100780 A GB0100780 A GB 0100780A GB 2371116 A GB2371116 A GB 2371116A
Authority
GB
United Kingdom
Prior art keywords
output
dut
signal
data signal
delay
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB0100780A
Other versions
GB0100780D0 (en
GB2371116B (en
Inventor
Rudolfo F Garcia
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Schlumberger Technologies Inc
Original Assignee
Schlumberger Technologies Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Schlumberger Technologies Inc filed Critical Schlumberger Technologies Inc
Priority to GB0100780A priority Critical patent/GB2371116B/en
Publication of GB0100780D0 publication Critical patent/GB0100780D0/en
Publication of GB2371116A publication Critical patent/GB2371116A/en
Application granted granted Critical
Publication of GB2371116B publication Critical patent/GB2371116B/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/319Tester hardware, i.e. output processing circuits

Landscapes

  • Engineering & Computer Science (AREA)
  • General Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Tests Of Electronic Circuits (AREA)

Abstract

The invention provides for a method and associated apparatus for testing devices outputting source synchronous signals using automated test equipment ATE. An output data signal 501 and an output clock signal 520 from such a source synchronous device under test are delayed using a delay network 570. The delay provides the time required to deskew path errors and to buffer and distribute the output clock signal 520. The output data signal 501 appears relatively stable to the ATE by reading the output data signal using the output clock signal 520. The output signal from a comparator, with reference voltage and data signal inputs, may be processed by an edge glicher and delayed. The delayed comparator and clock signals may be supplied to a buffer with latch of flip-flop components or to a logic element.

Description

TEST METHOD AND APPARATUS FOR SOURCE SYNCHRONOUS SIGNALS This invention relates to methods and circuits for testing electronic devices.
To ensure the quality and functionality of electronic devices, such as transistors in an integrated circuit, the devices are tested at various stages of fabrication. The test is usually performed using an automatic test equipment ("ATE"). The ATE injects test signals on the input pins of the device
under test ("DUT ) and monitors the corresponding output. The output of the DUT is then compared to a known or expected value to determine if the DUT functions in accordance with its specifications As device geometry (feature size) becomes smaller, the output signals of devices correspondingly become faster and, unfortunately, also become more "jittery. # The jitter is introduced by noise coupling effects within the devices and is exacerbated by lower transistor threshold voltages and large current transients during switching. Further, when using low thermal mass integrated circuit packages, instantaneous semiconductor die temperature changes can occur and vary the timing of the output signals.
To alleviate jitter problems, device manufacturers have resorted to architectures wherein an output clock
signal is provided along with an output data signal. Thus, data transfer is synchronized by a clock signal from the source device and not by a clock signal common to all devices in the system-Such output signals are referred to as source synchronous signals. Source synchronous signals are used in a variety of devices including Direct RAMBUS (""RAC") interfaces and high performance microprocessors. Fig- 1 shows waveforms for source synchronous signals loo consisting of an output-clock signal 101 and a corresponding output data signal 102 as seen"by a receiving device during normal operation. Because the receiving device reads output data signal 102 relative to clock signal 101, very little data jitter is seen by the receiving device.
Although source synchronous signals are relatively stable during normal operation, jitter problems occur during device testing. Fig. 2 shows in a high level block diagram relevant portions of a typical ATE system in the prior art. ATE 200 is configured to test DUT 204, a source synchronous device-ATE 200 includes stimulus generators 201, a read/compare logic 202, a master clock 203, and other conventional portions not shown-Stimulus generators 201 inject test signals into DUT 204. The resultant output signals from DUT 204 are read and compared to an expected value by read/compare logic 202. Because the strobing of test signals into DUT 204 and the reading of the resultant output signals are performed relative to master clock 203 and not relative to the output clock signal of DUT 204, both the output data signal and output clock signal from DUT 204 appear jittery to ATE 200. Fig. 3 shows output data signal 102 and output clock signal 101 from DUT 204 as seen by ATE 200 relative to signals from master clock 203. The jitter in data signal 102
and clock signal 101 can cause false readings which render the test results unreliable or require very tight passing requirements (also known as"guardbands") on the ATE, with a consequential yield loss. Further, the jitter makes it difficult to test timing relationships, such as setup and hold times, between data signal 102 and clock signal 101.
The present invention seeks to provide for an improved method and apparatus for testing source synchronous devices.
According to one aspect of the present invention there is provided a method of obtaining output signals from a device under test ("DUT") which is arranged to output source synchronous signals, comprising the steps of (a) delaying an output data signal from said DUT, (b) delaying an output clock signal from said DUT and (c) reading said output data signal using said output clock signal.
According to another aspect of the present invention there is provided apparatus for testing an electronic device arranged to output source synchronous signals, comprising comparator means having a first input terminal coupled to a reference voltage and a second input terminal coupled to a data output terminal of said device, first delay means coupled to an output terminal of said comparator means, a second delay means coupled to a clock output terminal of said device and buffer means having a first input terminal coupled to said first delay means and a second input terminal coupled to said second delay means.
According to yet another aspect of the present invention there is provided apparatus for testing an electronic device arranged to output source synchronous signals comprising comparator means having a first input terminal coupled to a reference voltage and a second input terminal coupled to a data output of said device, first delay means coupled to an output terminal of said comparator means, second delay means
coupled to a clock output terminal of said device and a logic element having a first input terminal coupled to said first delay means and a second input terminal coupled to said second delay element means.
Advantageously an output data signal and an output clock signal of a source synchronous device are delayed using a programmable delay network. The delay provides the time required to deskew path errors and to buffer and distribute the output clock signal. The output data signal appears relatively stable to the ATE by reading the output data signal using the output clock signal.
The invention is described further hereinafter, by way of example only, with reference to the accompanying drawings in which: Fig. 1 depicts data and clock signals from a source synchronous device as the signals appear to a receiving device.
Fig. 2 is a block diagram of an ATE known in the prior art.
Fig. 3 depicts data and clock signals from a source synchronous device as the signals appear to an ATE of the prior art.
Fig. 4 shows an input stage circuit known in the prior art.
Fig. 5 shows an input stage circuit in accordance with a first embodiment of the present invention.
Fig. 6 shows a timing diagram for the circuit shown in Pig 5.
Fig-7 shows an input stage circuit in accordance with a second embodiment of the present invention.
Fig. 8 shows an input stage circuit in accordance with a third embodiment of the present invention.
Fig. 9 shows a timing diagram for the circuit shown in Fig. 8.
Fig-10 shows a timing diagram illustrating setup and hold times.
The present invention is directed to a method and associated apparatus for testing source synchronous devices using an ATE. The invention may be used in a variety of ATE's including the ITS 9000 automated test equipment from Schlumberger Technologies Inc. of San rose, California. For example, the invention may be used in the input stage (also known as"Pin Electronics") or compare circuit of an ATE Fig. 4 shows an input stage circuit of a typical ATE in the prior art. Such an input stage circuit is used, for example, at the input terminals from DUT 204 of read/compare logic 202 of ATE 200 (Fig. 2)- Referring to Fig. 4, a data signal 401 from a source synchronous device is received by comparators 402 and 403-Comparator 402 compares data signal 401 to a reference voltage VOH ("voltage output high") 404. If data signal 401 is greater than VOR 404, output signal ACH 406 rA-channel HIGH") is a logic HIGH; otherwise, ACH 406 is LOW. The circuit consisting of VOH 404, 402, and ACH 406 is used to test the logic HIGH state
of signal 401. For example, VOH 404 can be varied using a programmable voltage source to check the level at which ACH 406 will fail to go to logic HIGH even though signal 401 is HIGH Similarly, VOL ("voltage output low") 405 can be adjusted to determine the voltage level at which output signal BCL ("'B-channel LOW") will fail to go LOW even when data signal 401 is LOW. ACH 406 (or BCL 407) is not buffered and will only remain in its present logic state as long as signal 401 does not transition. Subsequently, ACH 406 (or BCL 407) will be strobed (i. e. read) into a compare logic (not shown) using a clock signal from the ATE.
ACH 406 is then compared to an expected value which is based on the DUT input signals generated by the ATE Because ACH 406 is not read using the DUT's output clock signal, ACH 406 will appear jittery to the ATE.
It is possible that ACH 406 will get strobed during the jitter, in which case the reading of ACH 406 will be unreliable.
Fig. 5 shows an input stage circuit 500 for an ATE in accordance with the present Invention-When DUT data signal 501 from a source synchronous DUT is HIGH, DUT data signal 501 is compared to a reference voltage VOH 504 by comparator 502. VOR 504 may be an output signal of a digital-to-analog converter or a programmable power supply- VOR 504 is used to test the logic HIGH voltage level of data signal 501. When data signal 501 becomes greater than VOH 504, output signal 561 of comparator 502 will be HIGH. Inverter 508 and AND-gate 509 form a positive edge glitcher circuit for converting the HIGH output of comparator 502 into a narrow positive-going pulse. The narrow pulse is time delayed by a programmable delay network 510 before triggering the set or S"input of an S-R flip-flop 511, thereby presenting a logic HIGH to input 513 of
latch 512. The programmable delay network may be any suitable conventional delay element or combinations thereof. While data signal 501 propagates through the path defined by comparator 502, delay network 570, and latch 512, a DUT clock signal 520 from the source synchronous DUT is buffered (not shown) and applied on input terminal 571 of programmable delay network 519.
After a time delay, clock signal 520 strobes the delayed data signal 501 into latch 512 by triggering clock input terminal 514, resulting in ACH 506 being HIGH-Before the next DUT clock cycle, ACH 506 will be strobed into a comparator circuit (not shown) for comparison with an expected value. When DUT data signal 501 falls below VOH 504, the signal path through comparator 502, a negative edge glitcher circuit consisting of inverters 515-516 and an AND-gate 517, and a programmable delay network 518 works similarly to provide a LOW input to latch 512. FIG. 6 shows a timing diagram which summarizes Ehe aforementioned logic sequence for each relevant signal of Fig. S.
The circuit for generating BCL 507, which is used for testing the logic LOW state of data signal 501, is analogous to the circuit for generating ACH 506. The path defined by a comparator 503, a negative edge glitcher consisting of inverters 523-524 and an AND gate 525, and programmable delay network 526 provides a delayed DUT data signal 501 to set S-R flip-flop 527 when DUT data signal 501 is less than a reference voltage VOL 505 (i. e. data signal 501 is LOW). The resultant HIGH output signal of S-R flip-flop 527 is latched into latch 565 by the delayed DUT clock signal 520. When DUT data signal 501 becomes greater than VOL 505 (i. e- data signal 501 is greater than the minimum acceptable output LOW level), comparator 503, a positive edge glitcher consisting of an inverter 528
and an AND-gate 529, and a programmable delay network 530 provide a delayed DUT data signal 501 to reset S-R flip-flop 527, thereby latching a LOW into latch 565 when the delayed DUT clock signal 520 triggers clock input terminal 521.
In marked contrast with methods and circuits in the prior art, ACH 506 (or BCL 507) is generated by strobing data signal 501 using DUT clock signal 520 and not the ATE clock signal. In other words, ACH 506 represents the logic state of signal 501 relative to DUT clock signal 520. Because ACH 506 is buffered using a latch 512, it is a stable signal which can be strobed into a comparator circuit using the ATE clock signal at any time before the next DUT clock cycle.
Programmable delay networks 510,518, 519,526, and 530 are used to deskew the path errors of the DUT output data and clock-These path errors can be test fixture path errors, comparator delay errors, and propagation delay differences between positive and negative edge glitchers-Further, the delay networks provide the time delay needed to buffer and distribute DUT clock 520 to all input stage circuits connected to the DUT's data signals. of course, the maximum propagation delay through circuit 500 must be less than the period of DUT clock signal 520; otherwise, DUT clock signal 520 will lose coherency with data signal 501 and thereby requiring a more complex, pipelined clock fan-out and distribution scheme to match each DUT data with the correct DUT clock edge. For testing high-speed devices, circuit 500 is preferably implemented in an integrated circuit.
In this embodiment, the delay networks are calibrated such that DUT data signal 501 and DUT clock
signal 520 arrive at the input terminals of latch 512 (or latch 565) with the same timing relationship as when they were originally generated by the DUT. The delay networks are preferably adjusted to be in the middle of their programmable delay range to allow for some flexibility in changing the delays to accommodate different DUT timing requirements. Once the delay networks are calibrated, input stage circuit 500 may be used to test for setup and hold times. Setup time testing involves ascertaining that the DUT provides valid data signals for a minimum specified time before the DUT clock transitions in order to meet the setup time requirements of a receiving device (not shown) Referring to Fig. 10, positive setup time tseiup is a period of time before DUT clock signal 1010 transitions from HIGH to LOW-To test for positive setup time when the expected DUT data is HIGH, a delay equal to setup time tseiup is added to the calibrated delay of delay network 510 (Fig. 5). The same setup time is added co the calibrated delay of delay network 526 if che expected DUT data is LOW- By delaying the DUT data by an amount equal to the setup time and strobing the
output of latch 512, it can be determined whether the DUT data signal, which is expected to be HIGH, arrives at the input of latch 512 I. seconds before the DUT clock transitions.
Hold time involves ascertaining whether the DUT data signal remains valid for a specified time after the DUT clock signal transitions to meet the hold time requirements of the receiving device (not shown) Referring to Fig. 10, hold time "'old is a period of time after DUT clock signal 1010 transitions from HIGH to LOW. To test for positive hold time when expecting a HIGH DUT data signal, a delay equal to setup time ,,,, p minus hold time thold is added to the calibrated delay of
delay network 518 (and 530 if expecting a LOW DUT data signal) or ; (Eq. 1) Delay 518 = Calibrated-Delay + Setup time tsl., is added to the calibrated delay of delay network 518 to compensate for the t delay that was added to delay network 510 in performing setup time testing Hold time thold is subtracted from the calibrated delay to determine if the expected DUT data state, which is HIGH in this example, remains valid for thold seconds after the DUT clock signal transitions.
Once delay network 518 has the proper delay for hold time testing, the DUT is commanded to transition its DUT data from a HIGH to a LOW-If the DUT data signal remains valid for a period equal to hold time rafter the DUT clock signal transitions, a HIGH will be latched into latch 512 ; otherwise, a LOW will be latched.
This approach may also be implemented using a combination of analog and digital techniques. Fig. 7 shows an input stage circuit 700 for an ATE in accordance with the invention. Comparator 702 tests the logic HIGH voltage level of DUT data signal 701 by comparing it to a reference voltage VOR 704. If data signal 701 is greater than VOH 704, comparator 702 outputs a HIGH, triggering a positive edge glitcher 703 which consists of an inverter 740 and an AND-gate 741 In response, positive edge glitcher 703 generates a narrow pulse which is time-delayed by a programmable delay network 725. As in circuit 500, programmable delay networks are employed to deskew path errors and to provide additional time for buffering and distributing DUT clock 709. The narrow pulse from positive edge glitcher 703 also resets an S-R flip-flop
720 as shown by dash line 719. This indicates to circuitry (not shown) which monitors BCL 721 that data signal 701 is HIGH. The output of delay network 725 triggers a conventional ramp generator 706 to start generating a ramp signal. Comparators 714 and 715 compare the ramp signal to reference voltages Vlate 70S and Vearly 707-Because inputs 717 and 716 of AND-gate 712 are HIGH only during a period when the ramp signal has a voltage level between yearly 707 and Vlate 708, ramp generator 706, in effect, provides additional delay which can be set by adjusting Vearly 707 and Vlate 708. While inputs 716 and 717 are both HIGH, DUT clock signal 709 arrives and applies a logic HIGH on input terminal 718 after a time delay through a programmable delay network 724, resulting in AND-gate 712 outputting a HIGH. Because the HIGH outputs of comparators 714 and 715 represent a delayed data signal 701, gating the comparator outputs with DUT clock signal 709 results in the output signal of AND-gate 712 being the logic state of data signal 701 relative to DUT clock signal 709. This avoids the jitter problem associated with prior art techniques. The HIGH output of AND-gate 712 sets S-R flip-flop 713, thereby buffering ACH 722 for subsequent reading into a comparator circuit using the ATE clock signal-DUT clock signal 709, after a delay through fixed delay networks 710 and 747, resets ramp generators 706 and 746 for the next DUT data signal.
The circuit for generating BCL 721 is analogous to the circuit for generating ACH 722 (Fig. 7) described above. When DUT data signal 701 is less than a reference voltage VOL 705 (i. e. data signal 701 is LOW), comparator 760 outputs a HIGH and triggers a negative edge glitcher 723 consisting of invercers 742 743 and an AND-gate 744. Negative edge glitcher 723
outputs a narrow pulse which is time-delayed by a programmable delay 745 before triggering a ramp generator 746 to output a ramp signal. When the level of the ramp signal is between reference voltages Yearly 749 and Vlate 748, comparators 750 and 751 output a HIGH on the input terminals of an AND-gate 752. The delayed DUT clock signal 709 arrives at an input terminal of AND-gate 752 and gates the HIGH output signais of comparators 750-751, which represent a delayed DUT data signal 701, thereby causing AND-gate 752 to output a HIGH. This results in S-R flip-flop 720 being set and BCL 721 being HIGH, indicating that DUT data signal 701 is LOW. As indicated by dash line 753, negative edge glitcher 723 also resets S-R flipflop 713 to indicate to the circuit (not shown) which monitors ACH 722 that DUT data signal 701 is LOW.
Input stage BOO shown in Fig-8 is an ATE input stage in another embodiment of the invention. In circuit 800, comparator 702, positive edge glitcher 703, programmable delay network 725, and ramp generator 706 function as in circuit 700 described above-A ramp signal from ramp generator 706 is compared to a reference voltage VTH 810. Comparator 803 outputs a HIGH to an input terminal of AND-gate 811 when the ramp signal exceeds VTH 810-By adjusting VTH 810, the arrival of a HIGH input to AND-gate 811 can be delayed.
This effectively adds additional delay to data signal 701-The delayed data signal 701, which appears as a HIGH input to AND-gate 811, is gated using DUT clock signal 709 which is delayed by programmable delay network 724. Ramp generator 706 is also reset by DUT clock signal 709 through fixed delay network 710-A HIGH data signal 701 and a HIGH DUT clock 709 on the input terminals of AND-gate 811 cause S-R flip-flop 713 to be set. The resulting ACH 722 is, therefore, a
stable signal which represents the state of DUT data signal 701 relative to DUT clock signal vos In the case where DUT data signal 701 is lower than VOH 704, comparator 702 would output a LOW which would result in a delayed narrow pulse at point 8. The time delay provided by programmable delay network 806 is the same as that of delay network 725 as indicated by dash line 812. The narrow pulse at point 8 triggers ramp generator B02 to output a ramp signal-Once the ramp signal rises above VTH 810, the output of comparator 804 becomes HIGH and is presented to the reset input terminal of S-R flip-flop 713 through a driver 805.
This results in ACH 722 being LOW which is appropriate because the circuit for BCL 721, not ACH 722, is primarily used when the expected DUT data signal is LOW. The logic HIGH on the reset input of S-R flipflop 713 resets ramp generator 802 via a positive edge glitcher 813. Fig. 9 shows a timing diagram for circuit 800. As in circuits 500 and 700, the delays in circuit 800 are used to deskew path signal errors and to provide time for the buffering and distribution of the DUT clock.
In circuit 800, the circuit for generating BCL 721 is analogous to the circuit for generating ACH 722. As shown in Fig. 8, the circuit for generating BCL 721, which is used for testing the logic LOW state of DUT data signal 701, includes a reference voltage 705, a comparator 870, negative edge glitcher 723, a positive edge glitcher 852 consisting of inverter 853 and AND gate 854, programmable delay networks 855-856, a fixed delay network 857, ramp generators 858 and 861, reference voltage VTH 814, comparators 859 and 862, an AND-gate 86, S-R flip-flop 720, a positive edge glitcher consisting of an inverter 864 and an AND-gate 865, and a driver 863.
It is to be understood that the description of the invention given above is for purposes of illustration and is not intended to be limiting. Numerous variations are possible within the scope of the invention. For example, a single comparator may be used to test both the HIGH and LOW levels of a DUT data signal. in which case, the reference voltage used by the comparator is set to a mid-point to determine whether the DUT data signal is above or below the reference voltage. The invention is set forth in the following claims.

Claims (12)

  1. CLAIMS 1. A method of obtaining output signals from a device under test ("DUT") which is arranged to output source synchronous signals, comprising the steps of: (a) delaying an output data signal from said DUT; (b) delaying an output clock signal from said DUT ; and (c) reading said output data signal using said output clock signal.
  2. 2. A method as defined in Claim 1, further comprising the step of storing a signal resulting from step (c) into a buffer.
  3. 3. A method as defined in Claim 2, wherein said buffer comprises a latch.
  4. 4. A method as defined in Claim 2, wherein said buffer comprises a flip-flop.
  5. 5. A method as defined in Claim 2,3 or 4, further including the step of reading an output signal of said buffer using a clock from said test system.
  6. 6. Apparatus for testing an electronic device arranged to source synchronous signals, comprising: comparator means having a first input terminal coupled to a reference voltage and a second input terminal coupled to a data output terminal of said device; first delay means coupled to an output terminal of said comparator means; a second delay means coupled to a clock output terminal of said device; and buffer means having a first input terminal coupled to said first delay means and a second input terminal coupled to said second delay means.
  7. 7. Apparatus as defined in Claim 6, further comprising an edge glitcher coupled between said comparator means and said first delay means.
  8. 8. Apparatus for testing an electronic device arranged to output source synchronous signals comprising: comparator means having a first input terminal coupled to a reference voltage and a second input terminal coupled to a data output of said device; first delay means coupled to an output terminal of said comparator means; second delay means coupled to a clock output terminal of said device; and a logic element having a first input terminal coupled to said first delay means and a second input terminal coupled to said second delay means.
  9. 9. Apparatus as defined in Claim 8, further comprising a buffer means coupled to an output terminal of said logic element.
  10. 10. Apparatus as defined in Claim 8 or 9, further comprising an edge glicher coupled between said comparator means and said first delay means.
  11. 11. A method of obtaining output signals from a device under test and which is arranged to output source synchronous signals, substantially an herebefore described with reference to Figs. 1 and 5-10 of the accompanying drawings.
  12. 12. Apparatus for testing a electronic device arranged to output source synchronous signals, substantially as hereinbefore described with reference to and as illustrated in Figs. 1 and 5-10 of the accompanying drawings.
GB0100780A 2001-01-11 2001-01-11 Test method and apparatus for source synchronous signals Expired - Fee Related GB2371116B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
GB0100780A GB2371116B (en) 2001-01-11 2001-01-11 Test method and apparatus for source synchronous signals

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
GB0100780A GB2371116B (en) 2001-01-11 2001-01-11 Test method and apparatus for source synchronous signals

Publications (3)

Publication Number Publication Date
GB0100780D0 GB0100780D0 (en) 2001-02-21
GB2371116A true GB2371116A (en) 2002-07-17
GB2371116B GB2371116B (en) 2004-10-20

Family

ID=9906687

Family Applications (1)

Application Number Title Priority Date Filing Date
GB0100780A Expired - Fee Related GB2371116B (en) 2001-01-11 2001-01-11 Test method and apparatus for source synchronous signals

Country Status (1)

Country Link
GB (1) GB2371116B (en)

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0136203A1 (en) * 1983-08-01 1985-04-03 FAIRCHILD CAMERA & INSTRUMENT CORPORATION Apparatus for dynamically controlling the timing of signals in automatic test systems
US4837521A (en) * 1987-07-02 1989-06-06 Schlumberger Systems & Services, Inc. Delay line control system for automatic test equipment
US6085345A (en) * 1997-12-24 2000-07-04 Intel Corporation Timing control for input/output testability

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0136203A1 (en) * 1983-08-01 1985-04-03 FAIRCHILD CAMERA & INSTRUMENT CORPORATION Apparatus for dynamically controlling the timing of signals in automatic test systems
US4837521A (en) * 1987-07-02 1989-06-06 Schlumberger Systems & Services, Inc. Delay line control system for automatic test equipment
EP0322308A2 (en) * 1987-12-21 1989-06-28 Schlumberger Technologies, Inc. Delay line control system for automatic test equipment
US6085345A (en) * 1997-12-24 2000-07-04 Intel Corporation Timing control for input/output testability

Also Published As

Publication number Publication date
GB0100780D0 (en) 2001-02-21
GB2371116B (en) 2004-10-20

Similar Documents

Publication Publication Date Title
US6775637B2 (en) Test method and apparatus for source synchronous signals
KR100335683B1 (en) Method and apparatus for utilizing mux scan flip-flops to test speed related defects
US5606567A (en) Delay testing of high-performance digital components by a slow-speed tester
US6356096B2 (en) Test board for testing a semiconductor device utilizing first and second delay elements in a signal-transmission-path
US6298465B1 (en) Skew calibration means and a method of skew calibration
US6263463B1 (en) Timing adjustment circuit for semiconductor test system
US6956422B2 (en) Generation and measurement of timing delays by digital phase error compensation
US7355378B2 (en) Source synchronous sampling
JP4495308B2 (en) Semiconductor device testing method and semiconductor device testing equipment
US20080282122A1 (en) Single scan clock in a multi-clock domain
US7823031B2 (en) Method and system for testing semiconductor memory device using internal clock signal of semiconductor memory device as data strobe signal
WO2001023902A1 (en) Enhancements in testing devices on burn-in boards
US20080126898A1 (en) System and method for generating on-chip individual clock domain based scan enable signal used for launch of last shift type of at-speed scan testing
US7080302B2 (en) Semiconductor device and test system therefor
JP3892147B2 (en) Semiconductor device
GB2371116A (en) Test method and apparatus for source synchronous signals
CN216595393U (en) Time delay testing device
West Accuracy requirements in at-speed functional test
US6172544B1 (en) Timing signal generation circuit for semiconductor test system
US6748563B1 (en) Method and apparatus for testing path delays in a high-speed boundary scan implementation
US6973422B1 (en) Method and apparatus for modeling and circuits with asynchronous behavior
Cheng When zero picoseconds edge placement accuracy is not enough
US6556036B2 (en) Semiconductor integrated circuit device
JPS6018777A (en) Measurement of switching characteristic of logic circuit element
US7352217B1 (en) Lock phase circuit

Legal Events

Date Code Title Description
732E Amendments to the register in respect of changes of name or changes affecting rights (sect. 32/1977)
PCNP Patent ceased through non-payment of renewal fee

Effective date: 20080111