GB2355874A - Transconductor - Google Patents
Transconductor Download PDFInfo
- Publication number
- GB2355874A GB2355874A GB0029522A GB0029522A GB2355874A GB 2355874 A GB2355874 A GB 2355874A GB 0029522 A GB0029522 A GB 0029522A GB 0029522 A GB0029522 A GB 0029522A GB 2355874 A GB2355874 A GB 2355874A
- Authority
- GB
- United Kingdom
- Prior art keywords
- transconductor
- circuit
- resistor
- current
- type
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/66—Digital/analogue converters
- H03M1/74—Simultaneous conversion
- H03M1/76—Simultaneous conversion using switching tree
- H03M1/765—Simultaneous conversion using switching tree using a single level of switches which are controlled by unary decoded digital signals
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Analogue/Digital Conversion (AREA)
Abstract
For use in a high-speed, high-resolution current mode D/A converter, a transconductor has a first transistor differential pair 31 and a second transistor differential pair 32 connected to each other with their polarities reversed and having different transconductance values and current sources 33,34. Different signal voltages proportional to input signal voltages input to the transconductor are applied to the first and second transistor differential pairs 31,32.
Description
2355874
Title of the Invention
ANALOG CURRENT MODE D/A CONVERTER Background of the Invention
1. Field of the invention
This invention relates to high-speed, high-resolution current mode D/A converters (DACs) converting digital signals into analog signals.
2. Description of the related art
Conventional high-speed current mode D/A converters (DACs) of binary switched current mode type, segmented type, and combination type of the two are known. DACs of the binary switched type include many unit current cells The unit current cell are grouped to sets of a single cell, two cells, four cells, 2n-1 cells. The current cells in each group turn on or off together. When an n-bit input digital word is processed, according to the value of each bit in the digital word, the corresponding groups of current cells turn on or off. An output current is usually supplied to a resistor having a small resistance of 50 or 75 ohms, generating the corresponding output voltage. Fig. 6 shows a simplified diagram for such a DAC.
In Fig. 6, a first group 101 comprises one current cell, a second group 102 two current cells, a third group 103 f our current 1 cells, and so on'. That is to say, the number of current cells in each group doubles moving from one group to the next group. Each of switches S1. S2f S31... sends current from the corresponding current cell group to output. Each of switches S, S21 f S31 connects the same group to the ground so that it will not take time to return to normal operating conditions after f orcing current sources to turn completely of f. The switches are also split into groups 111, 112, 113, etc. Each group includes a pair of switches. These switch groups correspond to the current cell groups. When S, is on, LSB (Least Significant Bit) is 1; whenS2 'Son, the second LSB is 1; when S3 is on, the third LSB is 1 - Similarly, when Sn is on, MSB (Most Significant Bit) is 1; when S,_, is on, the second MSB is 1.
Such a current mode DAC has the disadvantage of difficult matching the currents from groups of current cells with binary weights. A 1 O-bit DAC would need 1, 023 unit current cells. Each group can be viewed as a dif f erential pair called a current steering cell While such a DAC has the advantage of very simple logic circuit structure, it has the disadvantages of large glitches which are noise signals occurring at the time of switching, and significant non- linearity caused by mismatches among binary sets of current cells. Such a system is often called a "binary current mode DAC."
2 other circuits called "segmented current mode DACs" are known. The advantage of this type of DACs over the conventional one is considerably improved linearity and a significantly smaller glitch power. Circuits of this type also comprise many unit current cells. These unit current cells 121 comprise a combination of a current source and two switches. one circuit shown in Fig. 7 is a single- ended single current cell 121 and corresponds to one digital signal. The circuit shown can be considered to be one for LSB directly corresponding to the digital signal. In such a segmented current mode DAC, the unit current cells 121 are turned on and of f one by one, not as a group. An input n-bit data signal is converted into 2'-1 digital signals by alogiccircuit. Individual digital signals generated as a result of this conversion turn the unit current cells on and off. This decoder logic circuit for converting an n-bit signal into 2 n_1 signals covers a very large hardware area and consumes a large amount of power.
In a high-resolution DAC having a large value of n, theref orb, circuits of the above binary current cells and segmented type are usually combined to reduce the size of the required hardware. However, this compromises accuracy and enlarges signal glitches. moreover, many unit current cells are used, and so there have been the problems of complex circuit layout and need for large areas.
These problems with the conventional art arose chiefly from 3 turning on and off current cells discontinuously. In other words, conventional current mode DACs have had the problem of 100% of an electric current from current cells being sent either to an output or to the other output in the case of differential type DACs (or to the ground for single-ended DACs). Therefore, a current cell or a differential pair in each current cell will receive very strong signals at its input and be exposed to large current fluctuations at the "common source" point of differential pairs, resulting in large glitches and significant non-linearity.
The Suimary of the Inventi on An object of the present invention is to provide a new circuit structure in order to resolve the above problems.
The present invention provides a high-speed current mode DAC comprising a combination of a resistor-type DAC circuit including a digital decoder circuit and a highly linear transconductor.
In a current mode DAC according to the present invention, differential pairs or transconductors are not turned on or off completely. That is to say, the present invention makes active use of several transconductor states in a predetermined range. In the whole range of input, individual differential pairs can take any of states distributed discretely from one end of the range to the other end of the range. In this limited sense the current mode DAC according to the present invention adopts an analog- 4 like approach. Moreover, fluctuations in the voltage input to each transconductor are relatively small, resulting in a significant reduction of glitches in question.
I The present invention also provides a novel highly linear 5 transconductor. This transconductor has high linearity by making use of two dif ferential pairs each one of which does not necessarily have high linearity or linearity comparable to that of the resulting transconductor.
More specifically, the present invention provides: (1) a current mode D/A converter comprising a resistor-type D/A converter circuit having a digital decoder circuit which accepts a digital input signal, a plurality of series -connected resistors of which nodes are connected to a plurality of output terminals of the resistor-type D/A converter circuit through a plurality of switches which are turned on and off according to outputs from the digital decoder circuit; and a highly linear transconductor f or receiving a voltage output f rom the res istor-type D /A converter circuit and providing an analog current output; (2) a transconductor comprising a first MOS transistor differential pair and a second MOS transistor differential pair connected in. parallel to each other at their outputs with their polarities of input voltages reversed and having different trans conductance values and different current sources connected to the first and second transistor dif f erential pairs respectively, wherein signal voltages which are proportional to input digital signal voltages but have different values are applied to the first and second trans istor dif f erential pairs; and (3) a current mode D/A converter described in (1) which uses the transconductor described in (2) 5 above.
Such transconductors can be manufactured using either of the bipolar or CMOS technology. When actually implemented, MOS transistors are preferably used. The first transconductor can preferably be formed by combining a plurality of differential pairs each of which can have the same parametric characteristics as those of the second differential pair. When the first differential pair is formed of a plurality of differential pairs which have the same parametric characteristics as the second pair and which are connected in parallel with each other, matching would considerably facilitated, resulting in smaller errors.
Also, one resistor-type D/A converter circuit and a plurality of transconductors may be included in the current mode D/A converter of the present invention. In this preferred case, the single resistor-type D/A converter circuit can be of the type for less the number of actual input digital bits. This is made possible, for example for a 12-bit digital signal, by using different portions of a single 7-bit resistor-type DAC circuit.
Furthermore, a plurality of one resistor-type D/A converter circuits and a plurality of transconductors may be included.
6 These resistor-type D/A Converter circuits and transconductors form a plurality of pairs and each of these pairs can perform D/A conversion on a plurality of bits included in an n-bit digital signal input. For example, a 10-bit input would be divided in two (5 bits per pair), a 12-bit input in three (4 bits per pair), and a 15- bit input in three (5 bits per pair), or any other combinations.
In the above transconductor, the ratio of transconductance, o f the f irst MOS trans istor dif f erent ial pair to that of the s econd MOS transistor differential pair may be substantially eight to one, and the ratio of a signal voltage input to the f irst mOS transistor differential pair to the input to the second MOS transistor differential pair may be substantially one to two. In this case, the capacity of the current source connected to the first transistor dif f erential pair may be eight times that of the current source connected to the second transistor differential pair. Preferably, the current source for the first pair may be formed of eight current sources each of which has the same characteristics as those of the current source for the second transistor differential pair and which are connected in parallel with each other, just like the first differential pair in the transconductor can be formed of several transistor pairs in which each transistor has the same parametric characteristics as those used in the second differential pair as discussed above. Again, 7 matching would be easier if the same unit transistors are used to form current sources of differing capacities.
Brief Description of the Drawin-ga
Fig. 1 shows a current mode D/A converter according to an 5 embodiment of the present invention in a simplified way.
Fig. 2 shows the circuit structure of a current mode D/A converter according to another embodiment of the present invention in which k resistor-type DACs and k transconductors are combined.
Fig. 3 is a block diagram of a current mode D/A converter according to an embodiment of the present invention.
Fig. 4 is a block diagram of a current mode D/A converter according to another embodiment of the present invention which comprises three transconductors and one 7 bit resistor DAC which is functionally equivalent to the three 4-bit DACs shown in Fig.
3.
Fig. 5 is a simplified diagram showing an embodiment of a transconductor according to the present invention.
Fig. 6 is a circuit diagram showing the principle of a conventional single-ended binary-type D/A converter.
Fig. 7 is a circuit diagram showing the principle of a conventional single-ended binary-type D/A converter.
Detailed Description of the Inventio
As shown in Fig. 1, a basic embodiment of a current mode DAC 1 according to the present invention comprises a resistor-type 8 DAC circuit 2 including a digital decoder circuit 3, and a highly linear transconductor 4. When an n-bit digital signal is -input from the left, the n-bit digital decoder circuit 3 selects one of 2 n pairs of switches in response to the input signal. The digital decoder circuit 3 used here is well known to a person skilled in the art, and therefore it will not be described here. When one of the 2 n sets of switches is turned on (since differential pairs are formed, two switches are needed for each pair), output voltages corresponding to one of 2'differential voltages in the range of (V,.f4' V,,,f-) to (V,,,- - V,.f+) are output f rom. the resistor-type DAC circuit 2 through 2 n resistors 5 of the same size connected in series. These output voltages are converted to current output by the highly linear transconductor 4, of which details will be described below. Only four switches and four resistors are shown in Fig. 1 for the sake of simplicity, but n actually the number of switches and resistors included are 2.
In Fig. 2, an embodiment of the present invention preferable for a highresolution DAC that has a relatively large number of input bits is shown. This DAC has k highly linear transconductors 11. The structure of the transconductors 11 will be detailed below.
Each transconductor 11 can convert an analog input voltage into a differential current with high linearity. This differential current (IM'IM-) (m = 1, k) is proportional to a value of the corresponding input bit. The output of a resistor-type DAC 9 circuit 13, including a digital decoder circuit 12 to which a digital signal is input, is connected to the input of this transconductor 11 through switches.
If a single transconductor is used in an n-bit DAC, a digital decoder will need 2 n outputs for controlling 2 x 2" switches. If n is 10, 1,024 signals and 2,048 switches are necessary. This will not be realistic in terms of the amount of hardware required. An even greater problem is the size of a resistor array. For example, if n is 10, 1,024 unit pieces of resistors are necessary. Apart from the problem of the amount of hardware, such an increase in the number of resistors in the resistor array may lead to a fatal degradation of linearity.
Therefore, n bits are divided into a plurality of groups, in an arbitrary manner depending on trade off among linearity and hardware, and a combination of transconductors and resistor-type DAC circuits suitable for each group is used. In Fig. 2, n = nj+ n2+...+ nk for an n-bit signal input.
According to the present invention, a plurality of transconductors can be used in, for example, a 12-bit DAC. In an example shown in Fig. 3, three transconductors 21, 22, and 23 are used (k = 3). In this case, each transconductor converts a 4 bit data signal into one dif f erential signal. As shown in Fig.
3, a 12-bit data signal input is divided into signals of four most s ignif icant bits (MSB), f our middle s ignif icant bits (MidB), and four least significant bits (LSB), and each 4-bit signal is eventually converted into an analog output by one transconductor. As a result, only sixteen resistors are used in the resistor array for. each of three resistor-type DAC circuits 24, 25, and 26, and so the number of switches can be reduced to 32 for each sub converter.
Therefore, the above output differential current Ai, I,- is proportional to a valu'e of these four most significant bits and an output dif f erential current f or the next f our bits is given byA12 = 12+_ 2-' It is the same with the third four bits. High linearity of this transconductor described below will ensure the matching of four bits for which the same transconductor is used. In fact, the matching of resistors will be the limiting factor for the linearity. Thus, increasing the number of bits on upper transconductors enhances linearity.
In this case, if all transconductors have the same transconductance (G,, =G,2=G,3), either only one 2 12 pieces of resistor-type DACs and corresponding digital decoder circuits arie needed or resistor-type DAC circuits would have to have different reference voltages V,,,+ ' s and V,:.f-'s. It is nearly impossible to generate different V,,,+ and V,,,voltages with required accuracy. If different V..f+ and V.,.,- could be generated, and several resistor-type DAC circuits including 2' (=16) resistors are used, the size of each circuit will be much smaller than that needed to use a resistor-type DAC circuit including 2 12 (= 4096) resistors. Therefore, different G. values are used according to the present invention. For example, the combination of Gl= 4G,,= 32G,, have been used. Of course designers can select any other numbers of trans conductors, trans conductance ratios, sizes of digital decoder circuits, etc. as necessary, but the above selection of G. values are preferable on the basis of ease of implementation and optimum amount of hardware.
If the total output differential current is LI, then A I is given by:
4 4 4 A I=A I1+A 12+AI,= 2]V...f G.12-'+ Z ((1/4)V..f) G.22-j + Z ((1/8)V,.f) G. ,2 -k i=1 j=1 k=1 Considering the relationship of Gmj. = 4Gm2 = 32G.,31 this expression can be simplified as follows:
12 I= V.,.f Gm,2-' This is a rigorous expression for a 12-bit current mode DAC.
This relationship will be considered further. The three 4-bit resistor-type DAC circuits can be combined, and so it equals the use of dif f erent portions of a 7-bit resistor-type DAC circuit. Given that Gj = 32G13 as in the above, the ratio of the maximum 12 transconductance, to the minimum transconductance is 32 (= 2") to I. The size of a resistor array in the resistor-type DAC circuits can therefore be reduced from 4,096 to 128 (= 2'). Of the 128 outputs from the 7-bit resistor-type DAC, we can then use the 5 consecutive 16 outputs in the middle of the resistor chain (taps 56 to 72) for Gm3, every fourth outputs in the middle of the resistor chain (taps 32 to 96) up to 64th output for G.2, both main and auxiliary pairs (the number of outputs to be used is 16), and 16 every eighth outputs for Gm, the same taps for the main pair of G,3 and every other tap (taps 48 to 80) for auxiliary pair of G"", every fourth taps (taps 32 to 9 6) for the main pair of G., and every eighth tap (taps 1 to 128) for the auxiliary pair of G.,. Thus resistor- type DACs can be scaled and combined. For the 12-bit input, three resistor-type DACs 24, 25, 26 shown in Fig. 3 can be replaced by one 7-bit resistor-type DAC circuit 27 as shown in Fig. 4.
Note that a circuit having a resistor array of 4,096 resistors is next to unfeasible as a practical option in terms of size. However, a circuit having an array of 128 resistors can be produced with relative ease, and the linearity and matching will be improved considerably in comparison with such a resistor array of large sizes as those having 4096 resistors. The same consideration will apply to switches and other logic circuits.
Further, as will be described below, two voltages (having 13 a two-to-one voltage ratio in the following embodiment) are used in a transconductor which comprises two transconductor circuits (differential pairs) with two different sets of parameters. The above 7 bits should therefore be increased to 8 bits with one bit added due to larger voltages (v,,' and V,- in Fig. 5) the auxiliary pair used in the transconductor requires. with a transconductor having the smallest trans conductance, however, it is known that the differential application of input voltages may be safely omitted (that is, in every step, voltage to only one side of differential pair is changed), and so 7 bits, or 128 resistors, can be used with this one bit being omitted.
In the embodiment shown in Fig. 4, the single resistortype DAC circuit 27 including 128 resistors and (2 x 2 x 16) x 3 (= 192) switches, and three transconductors 21, 22, 23 are used.
The number of switches is calculated as follows. In a transconductor according to the present invention described below, two transconductor circuits (which need not be very highly linear) are combined to obtain high linearity. These two transconductor circuits are called the main transconductor circuit and the auxiliary transconductor circuit. Two switches are used for each state of the transconductor circuits due to their differential structure; there are two transconductors in each combined linear transconductor circuits; and there are sixteen states for each side of each transconductor. Thus each linear transconductor 14 requires 64 switches. These switches exist for each of the three trans conductors, and so the number of switches- triples; that is to say, the total is 192 switches.
With a DAC according to the present invention, therefore, 5 the amount of hardware can be reduced dramatically, linearity is improved, the amount of necessary power decreases, and the response speed increases. A transconductor will never be turned of f completely, making quick responses to input signals possible.
G. ratios, the number of resistors, the number of switches, and so on described above can be and should be selected freely under various conditions and are never limited to the above example. When the number of input bits are given, designers should arbitrarily select, in accordance with the purpose of circuits, the number of trans conductors, trans conductance ratios, and other circuit parameters corresponding to them, with various f actors taken into consideration.
Next, a highly linear transconductor according to the present invention will be described. It is difficult and complig!x to make a linear CMOS transconductor according to conventional methods. Moreover, such a transconductor uses feedback, often resulting in slow responses.
The design of a transconductor according to the present invention is based on a simple mathematical concept so that it can operate linearly. It can be designed using a resistor circuit.
For example, when AVj, is input to a first pair (main pair), a differential voltage of 2 A Vi, can be input to a second pair (auxiliary pair). A ratio of exactly one to two can be produced easily by simply applying the output of a digital decoder to two different sets of switches, one set connected to resistor taps consecutively and the other to every other tap of the above resistor-type DAC circuit. Notice that this DAC needs M n resistors. An arbitrary value can be used for this ratio, that is to say, an integer, such as three or four. However, the simplest number of two is effective in simplifying the structure of a resistor circuit for dividing input voltages and is therefore preferable.
An example of the structure of a transconductor according to the present invention is shown in Fig. 5. In Fig. 5, the ratio of voltages applied to two transconductor circuits is two, as described above, or 2 (V,+ - VA-) = V,+ - V,-, where VA+ and V,- are voltages applied to the main transconductor circuit, and V,,+ and VB- are those for auxiliary transconductor circuit. This can be achieved easily by a resistor circuit (not shown). It should be first noted, in Fig. 5 that the two differential pairs 31 and 32 are connected to each other with their polarities reversed. In the first differential pair 31, for example, the drain of a transistor 35 to which V.- of certain polarity is applied is 16 connected to the drain of a transistor 36 to which V,,' of reversed polarity is applied. The same applies to transistors 37 and 38.
The transconductance ratio between a pair of mos transconductor circuits 31 and 32 is B(W/L) to W/L, or eight to one, where W is the channel width of a transistor and L is the channel length of a transistor. So the capacity ratio of a current source connected to the f irst dif f erential pair 31 to a current source connected to the second dif f erential pair 32 is eight to one, which is the same as the transconductance ratio. When implemented in actual MOS circuit designs, the transconductor circuit 31 is preferably realized by connecting in parallel eight transconductor circuits having a size of W/L as shown in the inserted drawing in Fig. 5. This is because using the same unit differential pairs for the two transconductor circuits, matching will be significantly improved. The above trans conductance ratio can be selected in the following way.
When the large signal Gm of a differential transconductor is expanded, G. is a function of input signal AV. Differential transconductor circuits operate in a differential manner for A V, and so a term of AV to the power of odd numbers is not included in the expansion of 'Gm. in terms of AV.
Theref ore, G, = g,, (1 + a3 A V2 +a5AV4 + wherein g.. is the small signal transconductance. For a given linear transconductor described above, Ajouttotal = GmPAV - 2 G.rAV This equation reflects the fact that the resistor-type DAC is made so that when L'lVi,, is input to the f irst dif f erential pair, a voltage of 2AVj, is applied to the second differential pair, as described above. Moreover, the first and second differential pairs are connected to each other with their polarities reversed, as shown in Fig. 5. As a result, the total current is given by the dif f erence between the current running through the first differential pair and that running through the second differential pair.
Gmt't" theref ore is given by: Gmtotal = GMP - 2 Gmn where GmP is trans conductance of the first differential pair and G,n is trans conductance of the second differential pair. That is to say, superscript "p" represents the main differential pair; superscript "n" represents the auxiliary differential pair.
In addition, if g.P = 8 g ' or g.' g.P / 8, then Gmtotal = 9. P (1 + a3A V' + a5 AV4 + 2 g.P / 8 (1 + a3 (2 AV) 2 + a_, (2 AV) 4 + 3g.P /4(l -3a,(AV)' -15a7(AV)' 3 g.P 4 and Aitotal Gmtota'AV =3gmoP /4(AV -3a,(AV)s -15a7( AV)7...
18 z 3/49.P AV We have arrived at a term which is independent OfAV and fixed. Since the terms involving a, cancel each other, and a. is usually extremely small so that the term involving a., a7, and so on can 5 be ignored, the approximation in the above equation is good. Total G, is now reduced to three-quarters of g..P, meaning that efficiency has been sacrificed slightly for linearity. It should be noted that the effects of even harmonics are cancelled due to differential structure and the effects of the third harmonic are cancelled completely. Again, fifth harmonic and higher odd harmonics are much weaker than the third harmonic and can be neglected practically. A circuit serving as a highly linear transconductor even for strong input signals can therefore be made by using a simple value of GmP / GM' = 8. If the effects of the fifth harmonic is also needed to be cancelled, equations should be solved f or each of the ratio of voltages input to the first and second differential pairs (set to one to two in the above example) and the ratio of gm' to gMP (set to one to eight in the above example) as variables, under conditions which will cancel a term on the fifth harmonic. This will provide a value for each of these variables. If these values are used, the ef f ects of the f if th harmonic can also be cancelled. This will result in higher linearity but also in a more complex circuit structure.
In an embodiment of the present invention, these 19 transconductors can preferably be made using unit circuits consisting of a dif f erential pair. Such use of unit circuits makes it possible to match Gm ratios more accurately in actual circuit designs. Eight unit circuits for the main transconductor circuit plus one unit circuit for the auxiliary transconductor circuit are used in a second transconductor (Gm2); thirty-two unit circuits for the main and eight for the auxiliary are used in a first transconductor (Gj); and one unit circuit for the main and one-eighth unit circuit for the auxiliary are used in a third transconductor (Gm3) which is the smallest and corresponds to LSB bits (in this case, 4 bits). one unit circuit, for example, comprises a transistor pair which acts as a unit transconductor and a unit current source. Such unit circuits are normally connected in parallel at both inputs and outputs. Compared with one unit circuit, one-eighth unit circuit is difficult to make and often do not have accurate parametric values. As a matter of fact, however, no significant problems arise from the use of the one-eighth circuit because it is used only for LSB. Thisismerely a simplif ication f or ease of designing and manuf acturing circuits.
Therefore, if higher accuracy is needed or other conditions are met, any number of unit circuits may be used or unit circuits do not have to be used so long as predetermined trans conductance ratios can be achieved.
A circuit according to the above embodiment of the present invention was actually made using the conventional 0.6 pm digital CMOS technology. The number of input bits was twelve - These input bits were divided into three groups and a res istor-type DAC circuit, and one transconductor were used for each group - An area of 0.72 mm' was needed for the circuit accordingto the present invention; the driving voltage was 5 V; the amount of power consumed was 350 mW; the integral non-linearity (INL) was:L2 LSB; the differential non-linearity (DNL) was 1 LSB. The circuit operated in data through mode even at a clock rate of 400 MHz. Tektronix 2030 (8-channel pattern generator) having the shortest rise and fall time of 2. 9 nanoseconds was used. The measurement performed with 4-bit LSB grounded yielded THD of -54 dB, which is a nearly ideal result for an 8- bit DAC. Tektronix 2040 (2-channel pattern generator) was used for a clock.
21 MAIMS 1 A combined-type MOS transconductor comprising a first MOS transistor differential pair and a second MOS transistor differential pair connected at output nodes with their input voltage polarities reversed and having different transconductance values, and different current sources connected to the first and second transistor differential pairs respectively, wherein signal voltages which are applied to the first and second pairs are proportional to a signal voltage input to the transconductor but have different values.
2. The combined-type MOS transconductor according to claim 1, wherein the ratio of trans conductance of the first transistor differential pair to that of the second transistor differential pair is substantially eight to one, and the ratio of a signal voltage input to the first transistor differential pair to that input to the second transistor differential pair is substantially one to two.
3. The combined-type MOS transconductor according to claim 1 wherein the first transistor differential pair comprises a MOS transistor differential pair with a device size of W/L, a current source vaiue of I, and a signal input voltage; and the second transistor differential pair comprises eight MOS transistor differential pairs with each pair having the same device size and current source value as the first MOS transistor differential pair and having an input signal voltage which is a half of that for the MOS transistor differential pair of the first transistor differential pair, wherein the polarity of the signal voltages input 22 to the first and second transistor differential pairs, respectively, are reversed, such that the current signals of the first and second differential transistor pairs are in opposite directions and are subtracted from each other.
4. A current mode D/A converter comprising the combined-type MOS transconductor according to any one of claims 1 to 3.
5. A current mode D/A converter comprising:
a resistor-type D/A converter circuit having a digital decoder circuit which accepts an n-bit digital input signal wherein n is an integer, a plurality of switches which are turned on and off according to outputs from the digital decoder circuit, and a plurality of series -connected resistors of which respective nodes are connected to each output terminal of the digital decoder circuit through the switches; and at least one transconductor according to any one of claims 1 to 3 for receiving voltage output from the resistor-type D/A converter circuit and providing current output.
6. The current mode D/A converter according to claim 5, wherein the number of the resistor-type D/A converter circuit is one, and the number of transconductors, that of digital decoder circuits, and that of corresponding sets of the switches are at least two and are independent of each other.
23 7. The current mode D/A converter according to claim 5, wherein n is twelve, the number of the resistortype D/A converter is one and of 7-bit type, the resistor-type D/A converter has three sets Of Output voltages with a fixed ratio between values of each set of the outputs, and the number of the transconductors is three.
8. The current mode D/A converter according to claim 7, wherein each transconductor processes data corresponding to 4- bit data obtained by dividing the digital input signal.
9. The current mode D/A converter according to claim 7, wherein the resistor-type D/A converter has three sets of outputs corresponding to three sets of 4bit data obtained by dividing the digital input signal, and the three combined-type MOS transconductors have an effective trans conductance ratio of 32:8:1 and are respectively connected to each of the three sets of outputs from the resistor-type D/A converter circuit, where the ratio of values in each set of outputs from the resistor-type D/A converter circuit is two.
10. A resistor-type D/A converter circuit which outputs two or more output values according to a digital input signal with a fixed ratio among the output values.
11. The resistor-type D/A converter circuit according to claim 10, wherein the resistor-type D/A converter circuit accepts a digital input signal and outputs more than one set of outputs with a fixed ratio, 24 and each of the sets of voltages are proportional to a value reflecting a portion of digital bits included in the digital input signal.
12. A current mode D/A converter comprising a resistor-type D/A converter circuit according to claim 10 or 11.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP34563698 | 1998-12-04 | ||
GB9928730A GB2344479A (en) | 1998-12-04 | 1999-12-03 | Resistor-type D/A convertor having a highly linear transconductor |
Publications (3)
Publication Number | Publication Date |
---|---|
GB0029522D0 GB0029522D0 (en) | 2001-01-17 |
GB2355874A true GB2355874A (en) | 2001-05-02 |
GB2355874B GB2355874B (en) | 2001-08-29 |
Family
ID=26316104
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
GB0029522A Expired - Fee Related GB2355874B (en) | 1998-12-04 | 1999-12-03 | MOS transconductor and current mode D/A converter |
Country Status (1)
Country | Link |
---|---|
GB (1) | GB2355874B (en) |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5289136A (en) * | 1991-06-04 | 1994-02-22 | Silicon Systems, Inc. | Bipolar differential pair based transconductance element with improved linearity and signal to noise ratio |
-
1999
- 1999-12-03 GB GB0029522A patent/GB2355874B/en not_active Expired - Fee Related
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5289136A (en) * | 1991-06-04 | 1994-02-22 | Silicon Systems, Inc. | Bipolar differential pair based transconductance element with improved linearity and signal to noise ratio |
Also Published As
Publication number | Publication date |
---|---|
GB0029522D0 (en) | 2001-01-17 |
GB2355874B (en) | 2001-08-29 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6346899B1 (en) | Analog current mode D/A converter using transconductors | |
US6222473B1 (en) | Method and apparatus for digital to analog converters with improved switched R-2R ladders | |
US6496129B2 (en) | Segmented circuitry | |
US7030799B2 (en) | Current-steering digital-to-analog converter | |
US6509857B1 (en) | Digital-to-analog converting method and digital-to-analog converter | |
KR100384787B1 (en) | Digital-Analog Converter | |
US9143156B1 (en) | High-resolution digital to analog converter | |
US7109904B2 (en) | High speed differential resistive voltage digital-to-analog converter | |
CA2271061A1 (en) | A method and device to provide a high-performance digital-to-analog conversion architecture | |
Hirai et al. | Digital-to-analog converter configuration based on non-uniform current division resistive-ladder | |
KR20090031184A (en) | Digital to analog converter | |
US7132970B2 (en) | Delay equalized Z/2Z ladder for digital to analog conversion | |
KR100398013B1 (en) | Selection circuit, d/a converter and a/d converter | |
Yenuchenko | Alternative structures of a segmented current-steering DAC | |
GB2355874A (en) | Transconductor | |
KR20040099887A (en) | 10 bit digital/analog converter with new deglitch circuit and new 2-dimensionally hierarchical symmetric centroid switching order | |
EP0952672A2 (en) | Digital-to-analog conversion circuit and analog-to-digital conversion device using the circuit | |
KR100454860B1 (en) | Digital-to-analog converter | |
US8344922B2 (en) | Digital-to-analog converter with code independent output capacitance | |
JP4330232B2 (en) | Current mode D / A converter | |
Kumar | A 1-V, 10-bit, 250 MS/s, Current-Steering Segmented DAC for Video Applications | |
Mathurkar et al. | Segmented 8-bit current-steering digital to analog converter | |
US20040125004A1 (en) | D/A converter for converting plurality of digital signals simultaneously | |
KR100727884B1 (en) | The deglitch circuit for digital/analog converter | |
KR100282443B1 (en) | Digital / Analog Converter |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PCNP | Patent ceased through non-payment of renewal fee |
Effective date: 20151203 |