GB2214762A - Equalising circuit - Google Patents

Equalising circuit Download PDF

Info

Publication number
GB2214762A
GB2214762A GB8906763A GB8906763A GB2214762A GB 2214762 A GB2214762 A GB 2214762A GB 8906763 A GB8906763 A GB 8906763A GB 8906763 A GB8906763 A GB 8906763A GB 2214762 A GB2214762 A GB 2214762A
Authority
GB
United Kingdom
Prior art keywords
coefficient
signal
accordance
equalizer
signal transmission
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB8906763A
Other versions
GB2214762B (en
GB8906763D0 (en
Inventor
Kazuo Saito
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Mitsubishi Electric Corp
Original Assignee
Mitsubishi Electric Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from JP18440285A external-priority patent/JPS6243226A/en
Priority claimed from JP18440385A external-priority patent/JPS6243225A/en
Priority claimed from JP18440485A external-priority patent/JPS6243227A/en
Priority claimed from GB8620163A external-priority patent/GB2179825B/en
Application filed by Mitsubishi Electric Corp filed Critical Mitsubishi Electric Corp
Publication of GB8906763D0 publication Critical patent/GB8906763D0/en
Publication of GB2214762A publication Critical patent/GB2214762A/en
Application granted granted Critical
Publication of GB2214762B publication Critical patent/GB2214762B/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B3/00Line transmission systems
    • H04B3/02Details
    • H04B3/04Control of transmission; Equalising
    • H04B3/14Control of transmission; Equalising characterised by the equalising network used

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Cable Transmission Systems, Equalization Of Radio And Reduction Of Echo (AREA)

Abstract

An equalizer interposed in a transmission line, for compensating characteristics of a transmitted signal, includes coefficient setting means comprising level adjusters 81, 82, 83, and a switch 84 for selecting a coefficient for application to the transmitted signal, the coefficients being selected in a time dependant manner by a hopper control signal at terminal 88. <IMAGE>

Description

TITLE OF THE INVENTION Equalizer and Equalizing Circuit Using the Same BACKGROUND OF THE INVENTION Field of the Invention The present invention relates to an equalizing circuit and an equalizer included in said equalizing circuit for compensation for distortion or other deterioration in the signal characteristics in a signal transmission line. More particularly, the present invention relates to an equalizing circuit adapted to be provided in a signal transmission line for transmitting signals of a time division multiplex access system or the like in a time dividing manner.
Description of the Prior Art Fig. 1 is a block diagram showing an example of the construction of a conventional equalizing circuit 12 provided in a time division multiplex access (TDMA) system for allotting the time for transmission and reception to the respective associated regions in case of a satellite broadcast and the like. In Fig. 1, an input terminal 1 is connected to a distributor 3. The distributor 3 distributes the input signal to a desired number of paths Output terminals of the distributor 3 are connected with circuits each comprising an equalizer 4 and a hopping switch 5 connected in series. In Fig. 1, an equalizer and a hopping switch in each path are denoted by reference numerals 4 and 5, respectively, plus characters a, b or c after the numerals for identifying each path.The hopping switches 5a, 5b and Sc are selectively enabled by a selection signal applied from a control input terminal 6.
Accordingly, prescribed signals are obtained at the output terminals 2a, 2b and 2c in a time dividing manner.
Fig. 2 is a schematic block diagram of the whole construction of a TDMA system for explaining the operation state of the equalizing circuit 12 in Fig. 1 in the TDMS system. Referring to Fig. 2, the operation of the whole TDMA system will be briefly described.
A TDMA common terminal equipment 11 changes a plurality of signals to be transmitted to pulse signals and sends those pulse signals with a fixed cycle according to a reference timing signal. The equalizing circuit 12 distributes the pulse signals supplied thereto serially from the TDMA common terminal equipment 11 to a plurality of paths according to the kinds of the signals. At this time, the equalizing circuit 12 equalizes the distortions in the amplitude and the group delay of the signals so that the respective signals may be adapted for the corresponding paths.
The pulse signals distributed to the respective paths are transmitted from the transmitters 13a, 13b and 13c to the respective destinations, namely, an X station 15a, a Y station 15b, and a Z station 15c through transponders 14a, 14b and 14c provided in a communication satellite corresponding to the respective paths.
Fig. 3 is a timing chart of signals for explaining the operation of the equalizing circuit 12 in Fig. 1.
Referring to Fig. 3, the operation of the equalizing circuit 12 in Fig. 1 will be specifically described.
The signal applied to the input terminal 1 is as shown in Fig. 3 (b). This signal is supplied with a fixed cycle according to the reference timing signal 16 shown in Fig. 3 (a) and is distributed through the distributor 3 to three paths so that the signals shown in Fig. 3 (b) are outputted from the respective output terminals. The equalizers 4a, 4b and 4c change the characteristics o= the signals for the respective paths based on predetermined coefficients. The hopping switches Sa, 5b and Sc connected to the equalizers 4a, 4b and 4c, respectively, are selectively enabled so that only the signals necessary for the respective paths are extracted based on the hopping control signal supplied from the TDMA common terminal station 11 (as shown in Fig. 2) through a control signal input terminal 6.As a result, signals as shown in Fig. 3 (c), 3 (d) and 3(e) are outputted from the output terminals 2a, 2b and 2c, respectively.
The above stated equalizing circuit 12 ifl the TDM: system functions to equalize the signal transmission characteristics in the respective signal paths, such as the amplitude frequency response characteristics or the group delay frequency response characteristics in the respective paths.However, the amplitude frequency response characteristics and the group delay frequency response characteristics are different for each signal path, in other words, for each transmitter 13 or each transponder at. For this reason, it is necessar to connect an equalizer for each signal path and to raKe eaualization so that the signal characteristics adapted for each signal path can be obtained. Consequently, tre conventional equalizing circuit is required t have equalizers the number of which is equal to the paths or signals to be transmitted and there is posed a problem because it is necessary to increase the number of the equalizers according to the increase of the number of the signal paths.
SUMMARY OF THE INVENTION Therefore, an object of the present invention is to provide an equalizing circuit which can be formed b equalizers the number of which is smaller than the number of signal paths.
Another object of the present invention is to provide an equalizer which is most suitably adapted for a time division communication system or the like and which is capable of setting arbitrarily the equalizing characteristics as a function of time in a time dividing manner.
The first aspect of the invention is an equalizing circuit comprising equalizers for changing the characteristics of the sequentially inputted burst signals to desired characteristics in a time dividing manner before the burst signals are distributed to a desired number of paths, so that the outputs of the above stated equalizers are provided through a switching circuit which performs switching operation in synchronism with the time dividing operation of the equalizers.
The burst signals to be distributed to a plurality of paths are changed to have prescribed characteristics in a time dividing manner by means of equalizers provided forwardly of the distributor. Then, the burst signals having changed characteristics are selected by the switching circuit so that only the necessary signals for the respective signal paths are provided.
Thus, according to the first invention of this application, an equalizing circuit having a small number of components can be manufactured simply and at low cost because even if the number of signal paths is increased, this equalizing circuit can be adapted for such increase by time division operation of a smaller number of equalizers than the number of signal paths without increasing the number of equalizers.
Particularly, the first invention provides an equalizing circuit suited for use in a time division multiplex communication network.
The second invention of this application comprises coefficient setting means for setting a plurality of coefficients for amplification or attenuation of input signals so that any of the coefficients set by the coefficient setting means is selectively supplied to coefficient applying means.
The level of a signal set by the coefficient setting means such as level adjusters or a signal stored in RAM is supplied to the coefficient applying circuit through a switching circuit functioning as the selecting means. The coefficient applying circuit sets a coefficient according to the signal level supplied thereto and changes the characteristics of the signal to be transmitted. The operation of the switching circuit enables the coefficient applying circuit to change the characteristics of the signal to be transmitted in a time dividing manner.
Thus, according to the second aspect of the invention, an equalizer is capable of changing the compensation characteristics according to the passage of time. Particularly, the second invention makes it possible to provide an equalizer most suitably interposed in a signal transmission line of a time division multiplex access system.
These objects and other objects, features, aspects and advantages of the present invention will become more apparent from the following detailed description ot the present invention when taken in conjction with the accompanying drawings.
BRIEF DESCRIPTION OF THE DRAl^INGS Fig. 1 is a block diagram showing a configuration of a conventional equalizing circuit.
Fig. 2 is a schematic block diagram of a TDMM syster for explaining the operation state of an equalizing circuit in the TDMA system.
Fig. 3 is a timing chart for explaining the operation of hopping switches.
Fig. 4 is a block diagram showing a configuration of an equalizing circuit in accordance with an embodiment of the present invention.
Fig. 5 is a timing chart for explaining the operation of an embodiment of the present invention as well as the operation of a conventional equalizing circuit.
Fig. 6 is a block diagram of a hopping type amplitude equalizer in accordance with an embodiment of the present invention.
Fig. 7 is a diagram for explaining the operation of an embodiment of the present invention.
Fig. 8 is a waveform diagram showing characteristics of an amplitude equalizer.
Fig. 9 is a block diagram of a hopping type amplitude equalizer of another embodiment of the present invention.
Fig. 10 is a memory map of RAM 12.
Fig. 11 is an illustration for explaining the operation and the characteristics of another embodiment of the present invention.
Fig. 12 is a block diagram showing a group delay equalizer of a further embodiment of the present invention.
Fig. 13 is a block diagram showing an equalizer of a further embodiment of the present invention.
Fig. 14 is a block diagram showing an equalizer of a further embodiment of the present invention.
Fig. 15 is a circuit block diagram showing an equalizer of a further embodiment of the present invention.
Fig. 16 is a circuit block diagram showing an equalizer of a further embodiment of the present invention.
Fig. 17 is a circuit block diagram showing an equalizer of a further embodiment of the present invention.
DESCRIPTION OF THE REFERRED EMBODIMENTS Fig. 4 is block diagram showing a circuit configuration of an equalizing circuit of an embodiment of the present invention. A characteristic feature of the equalizing circuit 20 of this embodiment is that an equalizer 70 is provided on the input side of a distributor 23 so that the equalizer 70 operates in a time dividing manner by a selection signal supplied from a control signal input terminal 26.
The configuration and the operation of the equalizing circuit 20 of this embodiment will be described with reference to the operation timing chart in Fig. 5.
A signal supplied from an input terminal 21 is received by the hopping type equalizer 70. The amplitude frequency response characteristic and the group delay frequency response characteristic of the hopping type equalizer 70 are' selected in a time dividing manner based on a selection signal supplied from the control signal input terminal 26. More specifically, as shown in Fig. 5 (c), the amplitude frequency response characteristics and the group delay frequency response characteristics of the hopping type equalizer 70 are changed as > , ss B and r as the time proceeds. This change of the characteristics according to the passage of time is made in synchronism with the selection of pulse signals A, B and C in Fig.
5(b). Accordingly, compensation for the characteristics such as amplitude frequency response or group delay frequency response required for the respective pulse signals A, B and C is performed in a time dividing manner.
The equalizers 4a, 4b and 4c of the conventional circuit (shown in Fig. 1) equalize the pulse signal sequentially by the characteristic z , the pulse signal B sequentially by the characteristic B and the pulse signal C sequentially by the characteristic rt respectively, as shown in (d), (e) and (f) of Fig. 5 for the respective signal paths and after that the equalized signals are extracted by the hopping switches 5a, 5b and Sc at desired timing.
In this embodiment, the hopping type equalizer equalizes the signals by the characteristic a , B and r in a time dividing manner and after that the signals are distributed by the distributor 23 so that the signals are extracted at desired timing by the hopping switches 25a, 25b and 25c provided in the respective transmission paths.
As a result, the signals equivalent to those in the conventional circuit are obtained at the output terminals 22a, 22b and 22c.
Although the equalizing circuit of a transmission system was described in the above embodiment, an equalizing circuit of a receiving system may be formed by equalizers the number of which is smaller than the number of signal paths, by providing input and output terminals oppositely to reverse the flow of the signals.
Fig. 6 is a circuit block diagram showing a detailed construction of an equalizer applied to the above described equalizing circuit 20. Referring to Fig. 6, the transversal amplitude equalizer 70 comprises an input terminal 71, a distributor 72, delay lines 73 and 74, synthesizers 76 and 77, a coefficient applying circuit 78 and an output terminal 79.
A transmitted signal applied to the input terminal 71 is distributed by the distributor 72 into three signals.
The first signal is applied to the synthesizer 77 as a main signal delayed by "T" seconds through the delay line 73. The second signal is applied to the synthesizer 76 delayed by "2T" seconds through the delay line 74. The third signal is applied directly to the synthesizer 76. A synthesized signal obtained by synthesizing the second and third signals in the synthesizer 76 is made to have a prescribed coefficient by the coefficient applying circuit 78 including polarity reverse and then it is applied to the synthesizer 77.' The main signal and the output of the coefficient applying circuit 78 are synthesized in the synthesizer 77 and the synthesized signal is provided from the output terminal 79 as an output signal.
The equalizer 70 is characterized in that the coefficient applying circuit 78 can be controlled at high speed by voltage (or electric current) applied from the exterior and that the signal characteristics can be changed in a time dividing manner by regulating the voltage supplied from the exterior. A circuit for regulating the voltage comprises level adjusters 81, 82 and 83 in'which different voltages are set, a selection switch 14 for selecting the level adjusters 81 to 83 and a hopping control signal input terminal 88 for controlling the selection timing of the selection switch 14.
Prescribed voltages A, C and E (A < C ( E in this embodiment) are set in the level adjusters 81 and 83, respectively.
Fig. 7 is a waveform diagram for explaining the operation of the equalizer 70 in Fig. 6. Referring to Fig. 7, the operation of the equalizer 70 will be described.
A transmitted signal applied to the input terminal 71 is distributed by the distributor 72 into three signals.
Those signals undergo changes in the delay line 73, the delay line 74, and the synthesizer 76 together with the coefficient applying circuit 78, respectively, and then they are synthesized by the synthesizer 77 and the synthesized signal is outputted from the output terminal 79. The outputted signal can be made to have desired characteristics by changing the coefficient "k" of the coefficient applying circuit 78.
More specifically stated, assuming that the signals are not amplified or attenuated in an circuit other than the coefficient applying circuit 78, that there is no delay in time in the signals through any line other than the delay lines 73 and 74, and that the delay in the main signal is regarded as "0" as a reference, the output signal A (cud) is represented by the following equation.
A (cJ) equal = cos gt + k cos S (t + T) + k -cos CU (t - T) = (1 + 2k cos(UT) cos cut k; coefficient of the coefficient applying circuit 78 ; angular frequency t; time T; delay time The amplitude frequency response characteristic GA (cud) of the output signal A(X) is as follows.
Go() = 20 log (1 + 2k cos Ut) The changes of the amplitude frequency response characteristic GA(U) with respect to the coefficient "k" are as shown in Fig. 8. As can be seen from Fig. 8, the amplitude of the output signal increases in the arrow direction when the coefficient "keg' increases. Thus, the equalizer 70 is capable of changing the amplitude of the output signal by varying the coefficient "k".
In this equalizer 70, the coeffiicient "k" of the coefficient applying circuit 78 is not constant independently of the time. The coefficient "k" is controlled as a function of the time. More specifically, the selection switch 84 is controlled by a control signal from the hopping control signal input terminal 88, as shown in Fig. 7, in a manner in which: the switch contact 85 is selected during a period from the time to to the time tl; the switch contact 87 is selected during a period from the time tl to the time t2; and the switch contact 86 is selected during a period from the time t2 to the time t3. Subsequently, such control is repeated. Thus, the control voltage applied to the coefficient applying circuit 78 changes periodically as the time proceeds.
More specifically, a voltage A set by the level adjuster 81 is applied to the coefficient applying circuit 78 in the time period from to to tl; a voltage E set by the level adjuster 83 is applied thereto in the time period from tl to t2; a voltage C set by the level adjuster 82 applied thereto in the time period from t2 to t3; and subsequently such operation is repeated. Accordingly, the amplitude frequency response characteristic of the output signal obtained at the output terminal 79 becomes as shown in the illustration 31 in Fig. 7 in the the time period from to to tl; it becomes as shown in the illustration 32 in the time period from tl to t2; and it becomes as shown in the illustration 33 in the time period from t2 to t3.
Thus, the amplitude frequency response characteristic of the signal outputted from the output terminal 79 can be varied in a time dividing manner by controlling the selection timing of the selection switch 84 based on the control signal supplied from the hopping control signal input terminal 88.
Although the amplitude equalizer 70 was described above, any variable equalizer may be used as far as it has a coefficient applying circuit which can be switched at high speed (for example, a variable group delay equalizer may be used).
Fig. 9 is a circuit block diagram showing an equalizer having another construction which is applied to the above described equalizing circuit 20. Referring to Fig. 9, the transversal amplitude equalizer 90 comprises an input terminal 91, a distributor 92, delay lines 93 and 94, synthesizers 96 and 97, a coefficient applying circuit 98 and an output terminal 99. Those components are the same as in the equalizer 70 described above with reference to Fig. 6.
This equalizer 90 is characterized in that a circuit for controlling the voltage in the coefficient applying circuit 98 comprises a RENI 102 in which a plurality of voltage values are written as digital values, a level adjuster 100 for setting voltage values to be written in the RAM, a hopping control signal input terminal 103 for controlling writing and reading modes and writing and reading addresses in the RUST, an analog-to-digital converter 101, and a digital-to-analog converter 104.
The RAM 102 includes an address 1, an address 2 an-d an address 3 in which data of a voltage value A, data of a voltage value E and data of a voltage value C are written in advance, respectively, as shown in Fig. 10. The writing of the data of the voltage values A, E and C in the addresses 1, 2 and 3 in the RAM 102 is made in the following manner.The write mode is set and the write address is designated in the RAM 102 by the signal from the hopping control signal input terminal 103 and then a voltage (for example, the voltage A) is set by the level adjuster 100 and this voltage is converted to a digital value by the analog-to-digital converter 101, so that the digital value is written ifl the s 102. The dara of other voltages E and C are written in the same manner. In addition, the data written in the respective addresses 1, 2 and 3 can be rewritten to any other values by the same operation as described above.
In the above described embodiment, the level adjuster 100 sets an analog voltage and the analog voltage Is converted to a digital value by the analog-to-digital convertor 101 so as to be written in the RAN 1G2.
However, it goes without saying that the level adjuster may set a digital voltage value and in this case the analog-to-digital converter 101 can be omitted.
Time division control by the coefficient "k" of the coefficient applying circuit 98 in the equalizer 90 in Fig. 9 is performed in the following manner. The read mode is set in the RAM 102 by the control signal from the hopping control signal input terminal 103 and as shown in Fig. 11, the address 1 in the RAM 102 is designated in the time period from to to tl, the address 2 is designated in the time period from tl to t2 and the address 3 is designated in the time period from t2 to t3. After the time t4, the addresses 1 to 3 are selected in succession repeatedly by the control signal with the same cycle as described above. As a result, the control voltage supplied to the coefficient applying circuit 98 changes cyclically as the time proceeds.More specifically, the voltage A is applied in the time period from to to tl, the voltage E is applied in the time period from tl to t2 and the voltage c is applied in the time period from t2 to t3; and subsequently, the same operation is repeated.
Therefore, the amplitude frequeancy response characteristic of the output signal obtained at the output terminal 99 is as shown in the illustration 41 in Fig. 11 in the time period from to to tl; it is as shown in the illustration 42 in the time period from tl to t2; and it is as shown in the illustration 43 in the time period from t2 to t3.
Thus, the amplitude frequency response characteristic of the signal outputted from the output terminal 99 can be changed in a time dividing manner by cyclically selecting read addresses in the RA14 102 based on the hopping control signal.
Fig. 12 is a block diagram showing another construction example of an equalizer in an embodiment of the present invention. In this equalizer, a plurality of coefficient applying circuits 78a, 78b and 78c can be simultaneously controlled by a group of a level adjuster and a switching circuit. In addition, in Fig. 13, -there are provided a plurality of level adjusters 81 to 83 (in which different voltages may be set or the same voltage may be set) and a plurality of selection switches 84 (the reference characters a and b being attached to the level adjusters 81 to 83 and the selection switches 84 for identifying the respective groups), so that a plurality of coefficient applying circuits 88a and 88b can be controlled simultanously by a common hopping control signal supplied from the hopping control signal input terminal 88.In Figs. 12 and 13, the reference numeral 55 denotes a polarity inverting circuit and the reference numeral 56 denotes a fixed attenuater. As for other components, the same numerals as in Fig. 6 denote the same or corresponding components.
Furthermore, as shown in Fig. 14, the equalizer may control the selection switch 84 by a selection signal from another apparatus instead of the hopping control signal which changes cyclically. Referring to Fig. 14, the signal applied to the input terminal 61 is received by an A apparatus 62 or a B apparatus 63 selected by the selection switch 65 operated by the switching apparatus 64. The switching apparatus 64 controls, at the same time, the operation of the selection switch 66 and the operation of the selection switch 84. More specifically, the selection switches 65, 66 and 84 are controlled by the switching apparatus 64 so that the switch contacts A or B of those switches are simultaneously selected.
Consequently, the signal inputted to the A apparatus 62 is applied to the input terminal 71 of the equalizer through the selection switch 66. A preferred control level voltage corresponding to the characteristic of the A apparatus 62 is set in the level adjuster 81. A preferred control level voltage corresponding to the characteristics of the B apparatus 63 is set in the level adjuster 82.
Accordingly, the signal applied to the input terminal 71 of the equalizer through the A apparatus 62 is controlled by the coefficient applying circuit 78 cotrolled by the set voltage of the level adjuster 81. On the other hand, the signal applied through the B apparatus 63 is changed by the coefficient applying circuit 88 based on the voltage set in the level adjuster 82.
Thus, the selection switch 84 can be operated by a non cyclical control by another circuit instead of the cyclical control by the hopping control signal.
In Fig. 14, the same or corresponding components as in Fig. 6 are also denoted in principle by the same reference numerals.
Fig. 15 shows a further example of an equalizer in accordance with an embodiment of the present invention.
In this embodiment, a plurality of coefficient applying circuits 98a, 98b and 98c are controlled simultaneously.
In addition, Fig. 16 shows a further example in which RAMs 102a and l02b having different data stored therein are provided and coefficient applying circuits 98a and 98b are controlled simultaneously by different control voltages.
Furthermore, as shown in Fig. 17, an equalizer using a RAM 102. can also be adapted to control the addresses of the RAM 102 based on a non cyclical selection signal from another apparatus instead of the hopping control signal.
Referring to Fig. 17, the signal applied to the input terminal 61 is received by the A apparatus 62 or the B apparatus 63 selected by the selection switch 65 operated by the switching circuit 64. The switching circuit 64 controls, at the same time, the operation of the selection switch 66 and the addressing (designation of addresses) of the RAM 102. More specifically, the selection switches 65 and 66 and the RAM 102 are controlled by the switching circuit 64 so that prescribed contacts and a prescribed address are selected simultaneously. Consequently, the signal received by the A apparatus 62 is applied to the input terminal 91 of the equalizer through the selection switch 66.At this time, a preferred control level voltage corresponding to the characteristics of the A apparatus 62 is set in the address 1 of the RAM 102 and a preferred control level voltage corresponding to the characteristics of the B apparatus 63 is set in the address 2 of the RAM 102. Accordingly, the signal applied to the input terminal 91 of the equalizer through the A apparatus 62 is controlled by the coefficient applying circuit 8 operated by the set voltage in the address 1 of the RAM 102. On the other hand, the signal applied through the B apparatus 63 is changed by the coefficient applying circuit 88 operated based on the set voltage in the address 2 of the RAM 102.
Thus, the addressing in the RAN i02 can be made by a non cyclical control by another circuit instead of the cyclical control by the hopping control signal. In Figs.
15, 16 and 17, the same or corresponding components as in the equalizer in Fig. 9 are denoted in principle by the same reference numerals.
Although the present invention has been described and illustrated in detail, it is clearly understood that the same is by way of illustration and example only and is not to be taken by way of limitation, the spirit and scope of the present invention being limited only by the terms of the appended claims.

Claims (10)

1. An equlizer (70,90) interposed in a signal transmission line for compensating characteristics of a transmitted signal, comprising; coefficient applying means (78, 98) for applying a coefficient to make desired compensation for said transmitted signal, coefficient setting means (81, 82, 83, 102) for setting a plurality of coefficients, and coefficient selecting means (84, 83, 103) for selectively applying the coefficients set by said coefficient setting means to said coefficient applying means.
2. An equalizer in accordance with claim 1, wherein said coefficient setting means comprises a plurality of level adjusters (81, 82, 83) for setting different signal levels.
3. An equalizer in accordance with claim 2, wherein said coefficient selecting means comprises switching means (84, 88) connected between said respective level adjusters and said coefficient applying means for selecting any of said level adjusters thereby to apply the signal level of the selected level adjuster to said coefficient applying means (78).
a. An equalizer in accordance with claim 3, wherein said switching means (84) comprises selection switches (85, 86, 87), and hopping control means (88) for controlling cyclically the selection timing of said selection switches.
5. An equalizer in accordance with claim 1, wherein said coefficient setting means comprises storage means (102) for storing plurality of signals.
6. An equalizer in accordance with claim 5 wherein said storage means is capable of rewriting the stored content.
7. An equalizer in accordance with claim 5 wherein said coefficient selecting means comprises read control means for reading the signal stored in said storage means, and hopping control means for successively designating read addresses in said read control means with a prescribed cycle.
8. An equalizing circuit (20) interposed in a signal transmission line for changing the characteristics of a transmitted signal to desired characteristics, comprising; equalizing means (70, 90) for changing a plurality of burst signals inputted serially to predetermined characteristics in a time dividing manner, signal distributing mear,s (23) for distributing said signals changed by said equalizing means (70, 90) to a desired number of paths, and switching means (25a, 25b, 25c) coupled to respective output terminals of said signal distributing means (23) for turning on and off in synchronism with the operation of said equalizing means (70, 90).
9 . An equalizing circuit in accordance with claim 8, wherein, said signal transmission line is a signal transmission line in a time division multiplex access system.
10. A signal transmission means in accordance with claim 8, wherein respective said coefficient setting means are provided for each said coefficient applying means.
II. A signal transmission means substantially as herein described with reference to any of Figures 4 to 14 of the accompanying drawings.
10. An equalizing circuit in accordance with claim 9, wherein said equalizing means (70, 90) comprises coefficient applying means (78, 98) for applying a coefficient to an input signal thereby to change the characteristics of said input signal, and selection means (84, 88, 102, 103) for selecting said coefficient in a time dividing manner.
1L An equalizing circuit in accordance with claim 10, wherein said selecting means (84, 88, 102, 103) comprises coefficient setting means (81, 82, 83, 102) for setting a plurality of coefficients and means (84, 88, 103) for supplying selectively said coefficients set by said setting means (8i, 82, 83, 102) to coefficient applying means (78, 98).
12 An equalizing circuit in accordance with claim 11 wherein said coefficient setting means comprises a plurality of level adjusters (81, 82, 83) for setting different coefficients.
13 An equalizing circuit in accordance with claim 11, wherein said coefficient setting means comprises storage means (102) for storing a plurality of coefficients.
14. An equalizing circuit in accordance with claim 13, wherein said storage means comprises a random accsess memory (102).
15. An equalizing circuit substantially as herein described with reference to any of Figures 4 to 14 of the accompanying drawings.
Amendments to the claims have been filed as follows 1. A signal transmission means, having interposed in a signal transmission line thereof an equalizer for compensating characteristics of a transmitted signal, the equalizer comprising; coefficient applying means for applying a coefficient to make desired compensation for said transmitted signal, coefficient setting means for setting a plurality of coefficients, and coefficient selecting means for selectively applying the coefficients set by said coefficient setting means to said coefficient applying means, and the signal transmission means further having a selection means which controls the coefficient selecting means in a time-dependent manner.
2. A signal transmission means in accordance with claim 1, wherein said coefficient setting means comprises a plurality of level adjusters (81,- 82, 83) for setting different signal levels.
3. A signal transmission means in accordance with claim 2, wherein said coefficient selecting means comprises switching means connected between said respective level adjusters and said coefficient applying means for selecting, under the control of the selection means, any of said level adjusters thereby to apply the signal level vf the selected level adjuster to said coefficient applying means.
4. A signal transmission means in accordance with claim 1, wherein said coefficient setting means comprises storage means for storing plurality of signals.
5. A signal transmission means in accordance with claim 4, wherein said storage means is capable of rewriting the stored content.
6. A signal transmission means in accordance with claim 4 or claim 5, wherein said coefficient selecting means comprises read control means for reading the signal stored in said storage means, and the selection means controls the read addresses in said read control means.
7. A signal transmission means in accordance with any one of the preceding claims, further comprising a plurality of line switch means for connecting respective signal lines in series with the equalizer, the line switch means being controlled by the selection means to connect and disconnect lines synchronously with selection of coefficients by the coefficient selecting means.
8. A signal transmission means in accordance with any one of the preceding claims, wherein the equalizer comprises first and second signal conditioning portions coupled in series, each said portion comprising a respective said coefficient applying means.
9. A signal transmission means in accordance with claim 8, wherein coefficients set by common said coefficient setting means are applied to both said coefficient applying means.
GB8906763A 1985-08-20 1989-03-23 Signal transmission means Expired - Lifetime GB2214762B (en)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP18440285A JPS6243226A (en) 1985-08-20 1985-08-20 Equalizer
JP18440385A JPS6243225A (en) 1985-08-20 1985-08-20 Equalizing circuit
JP18440485A JPS6243227A (en) 1985-08-20 1985-08-20 Equalizer
GB8620163A GB2179825B (en) 1985-08-20 1986-08-19 Equalizing circuit

Publications (3)

Publication Number Publication Date
GB8906763D0 GB8906763D0 (en) 1989-05-10
GB2214762A true GB2214762A (en) 1989-09-06
GB2214762B GB2214762B (en) 1990-02-21

Family

ID=27449804

Family Applications (1)

Application Number Title Priority Date Filing Date
GB8906763A Expired - Lifetime GB2214762B (en) 1985-08-20 1989-03-23 Signal transmission means

Country Status (1)

Country Link
GB (1) GB2214762B (en)

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3931604A (en) * 1974-04-10 1976-01-06 Treynor Paul E Sampling automatic equalizer
US3992616A (en) * 1975-06-24 1976-11-16 Honeywell Inc. Receiver equalizer apparatus
GB2086198A (en) * 1980-10-23 1982-05-06 Itt Automatic equalizer for synthesizing recursive filters
GB2128856A (en) * 1982-10-22 1984-05-02 Philips Nv Automatically adjustable equalizing network
GB2135857A (en) * 1983-02-25 1984-09-05 Mitsubishi Electric Corp Equalizer circuit for use in communication unit
US4481643A (en) * 1982-07-01 1984-11-06 Tokyo Shibaura Denki Kabushiki Kaisha Automatic equalizer

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3931604A (en) * 1974-04-10 1976-01-06 Treynor Paul E Sampling automatic equalizer
US3992616A (en) * 1975-06-24 1976-11-16 Honeywell Inc. Receiver equalizer apparatus
GB2086198A (en) * 1980-10-23 1982-05-06 Itt Automatic equalizer for synthesizing recursive filters
US4481643A (en) * 1982-07-01 1984-11-06 Tokyo Shibaura Denki Kabushiki Kaisha Automatic equalizer
GB2128856A (en) * 1982-10-22 1984-05-02 Philips Nv Automatically adjustable equalizing network
GB2135857A (en) * 1983-02-25 1984-09-05 Mitsubishi Electric Corp Equalizer circuit for use in communication unit

Also Published As

Publication number Publication date
GB2214762B (en) 1990-02-21
GB8906763D0 (en) 1989-05-10

Similar Documents

Publication Publication Date Title
US4134071A (en) SSMA Data transmission system
CA1169169A (en) Method of and system for satellite-switched time- division multiple access
KR100404012B1 (en) Adaptive non-linear echo compensator
Di Toro Communication in time-frequency spread media using adaptive equalization
GB2318216A (en) Stabilisation of phased array antennas
KR950001179B1 (en) Jitter equalizer for digital transmission filter
US4457007A (en) Multipath interference reduction system
ES2006601A6 (en) Switching system.
EP0152172A1 (en) Adaptive digital filter
EP0092569B1 (en) A fir-type balance filter incorporated in the transmitter-receiver unit in a telecommunication system
JPS62294315A (en) Adaptive filter
US4730341A (en) Equalizer and equalizing circuit using the same
JPS5596750A (en) Adaptive signal discrimination unit
US3673355A (en) Common control digital echo suppression
US4507747A (en) Procedure for shared-time processing of digital signals and application to a multiplexed self-adapting echo canceler
US4972406A (en) Echo canceller
EP0079204A1 (en) Equalizer circuit for use in communication unit
GB2214762A (en) Equalising circuit
US4147894A (en) Time division multiplex communication device comprising a switching matrix between C/E buffers and control circuits
US5091940A (en) Data router with burst shuffling and deshuffling output buffers
US5121415A (en) Adjusting filter coefficients
US6400760B1 (en) Apparatus and method for an error signal compression technique in a fast adaptive equalizer circuit
CA2260606A1 (en) Implementation method for adaptive equalizer in cmos
CA2041202A1 (en) Digital communications network with unlimited channel expandability
US5345274A (en) Ghost canceling circuit promptly responsive to channel change

Legal Events

Date Code Title Description
PE20 Patent expired after termination of 20 years

Effective date: 20060818