GB2214337A - Integrated circuits - Google Patents

Integrated circuits Download PDF

Info

Publication number
GB2214337A
GB2214337A GB8800098A GB8800098A GB2214337A GB 2214337 A GB2214337 A GB 2214337A GB 8800098 A GB8800098 A GB 8800098A GB 8800098 A GB8800098 A GB 8800098A GB 2214337 A GB2214337 A GB 2214337A
Authority
GB
United Kingdom
Prior art keywords
circuit
mode selection
clock
pin
clock means
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB8800098A
Other versions
GB2214337B (en
GB8800098D0 (en
Inventor
Richard David Simpson
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Texas Instruments Ltd
Original Assignee
Texas Instruments Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Texas Instruments Ltd filed Critical Texas Instruments Ltd
Priority to GB8800098A priority Critical patent/GB2214337B/en
Publication of GB8800098D0 publication Critical patent/GB8800098D0/en
Priority to US07/294,039 priority patent/US4902917A/en
Publication of GB2214337A publication Critical patent/GB2214337A/en
Application granted granted Critical
Publication of GB2214337B publication Critical patent/GB2214337B/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/0203Particular design considerations for integrated circuits

Description

1 IMPROVEMENTS IN OR RELATING TO INTEGRATED CIRCUITS This invention
relates to integrated circuits.
Electronic circuits of ever greater complexity are being asked for and in many cases they have to be of the smallest physical size possible. These requirements have led to the development of VLSI integrated circuits and many applications need several such integrated circuits on a small circuit board. A difficulty in the manufacture of complex integrated circuits is that quite a large number of input and output connections have to be provided to a circuit with the result that the size of the package containing the semiconductor chip in which the circuit is formed bears no relationship to the size of the chip itself but is dependent solely on the number of terminal pins needed for the input and output connections. It is therefore desirable to keep to a minimum the number of the input and output connections of the circuit. By keeping down the number of pins not only is the size of the package kept down but so also is its cost. Moreover, the fewer connections there are the less there is to go wrong and consequently the reliability of the circuit is enhanced by keeping down the number of connections.
Certain complex integrated circuits have several modes of operation. In order to select the operation mode one or more special pins of the circuit are selectively connected to either ground or the positive supply voltage (Vcc). Each special pin provided for this purpose doubles the number of modes that can be selected. If the number of modes is between 9 and 16, four special pins are needed. Even more modes of operation may be offered by very complex integrated circuits so that more pins are required to be dedicated to mode selection.
It is an object of the present invention to enable the mode selection to be carried out with fewer pins dedicated to that selection.
2 According to the present invention there is provided an integrated circuit having at least two different modes of operation selected by a mode selection circuit in response to one or more inputs applied to one or more mode selection terminal pins, respectively, and one or more other terminal pins for one or more clock signals from a clock means, respectively, wherein at least one mode selection terminal pin is connected to a synchronous decoding circuit responsive to a clock signal related to that applied to the other terminal pin or one of the other terminal pins by the clock means and capable of producing a particular output only when another signal related to the clock signal applied to the said other terminal pin by the clock means is applied to the mode selection terminal pin or at least one of the mode selection terminal pins, the mode selection circuit being responsive to the particular output of the synchronous decoding circuit.
The clock means may be included in the integrated circuit whereby the at least one other terminal pin conveys one or more signals from the clock means as an output from the integrated circuit. Alternatively, the clock means may be external to the integrated circuit and each signal from the clock means is applied to the integrated circuit through the at least one other terminal pin.
The synchronous decoding circuit may include two or more synchronous decoders respectively responsive to different phases and/or frequencies of clock signals from the clock means.
According to the present invention there is also provided a circuit arrangement including an integrated circuit having at least two different modes of operation selected by a mode selection circuit in response to one or more inputs applied to one or more mode selection terminal pins respectively and one or more other terminal pins for receiving respective clock signals, clock means connected to apply clock signals to the one or more other terminal pins, and mode selecting means connected to the one or more mode J), le 3 selection terminal pins, wherein, in the integrated circuitp at least one mode selection terminal pin is connected to a synchronous decoding circuit responsive to the input or inputs received via the at least one mode selection terminal pin using as a reference at least one clock signal derived from those applied to the one or more other terminal pins, the mode selection circuit being responsive to one or more outputs from the synchronous decoding circuit, and the mode selecting means is capable of applying to the at least one mode selection terminal pin a clock signal derived from the clock means so as to cause the mode selection circuit to select a particular mode of operation of the integrated circuit.
In an example of the invention the synchronous decoding circuit is connected to a single other terminal pin and is capable of producing four different outputs depending on the voltage applied to the single terminal pin, the first in response to a sustained high voltage level, the second in response to a sustained low voltage level, the third in response to a first phase of a signal derived from the clock means, and the fourth in response to a second phase of the signal derived from the clock means.
Examples of the invention will now be described with reference to the accompanying drawings, of which:- FIGURE 1 shows the waveforms of clock signals in one example of the invention; FIGURE 2 is the circuit diagram of one example of a synchronous decoding circuit; FIGURES 3(a),, (b),. (c) and (d) show the different external circuit connections for selecting the different modes of an integrated circuit according to one example of the invention; and FIGURES 4(a), (b), (c) and (d) show the different external circuit connections for selecting the different modes of an integrated circuit according to another example of the invention.
4 one example of an integrated circuit according to the invention to be described with reference to the drawings is a microprocessor and it has four different modes of operation which respectively relate to the different sizes of dynamic RAM chips which can be used with it. The row and column addresses of 64Ky 256K, 1M and 4M bit DRAM chips contain 8, 9, 10 and 11 bits respectively, and the addressing circuits of the microprocessor must be adjusted accordingly if proper use is to be made of the data storage capacity of the chips.
Four clock signals are used in the microprocessor, these being derived from an internal clock. The clock signals are all square waves of the same pulse repetition frequency and are progressively shifted in phase by a time period equal to half the pulse duration. The waveforms of the four signals are shown in Figure 1 as HIT, H2T, H3T and H4T, respectively.
For timing operations in external circuits connected to the microprocessor it produces two local clock signals, LCLK1 and LCLK2, as outputs. The two local clock signals are also shown in Figure 1 from which it can be seen that they are respectively derived from the internal clock signals HIT and H2T, but are slightly delayed relative to them. The difference in the pulse timings arising from the delay is used in the synchronous decoding circuit shown in Figure 2. It would be possible for the local clock signals as output by the microprocessor to be synchronous with the internal clock signals HIT and H2T, provided that sufficient delay resulted in the propagation of the local clock signals through the circuits external to the microprocessor.
The microprocessor has a single mode pin to which four different signals are applied in order to select the four different modes of operation. The four different signals are:
1.
2.
3.
4.
a steady level of 0 volts, i.e. ground. a steady level of the supply voltage Vcc. the local clock signal LCLK 1. the local clock signal LCLK 2.
Figure 2 shows the circuit diagram of the synchronous decoding circuit in the microprocessor connected to the mode pin for the purpose of discriminating between the four different signals which could be applied to it. In Figure 2, the mode pin 1 is connected by an inverter 2 acting as a buffer amplifier to the inputs of two inverters 3 and 4. The output of the inverter 3 is connected through a MOSFET 5, controlled by the clock signal H4T applied via a conductor 6 to its gate. to the input of an inverter 8. A low-gain inverter 9 is connected from the output to the input of the inverter 8 to produce a triggering effect, raising a high voltage level and lowering a low voltage level, at the input of the inverter 8. The voltage level at the input of the inverter 8 is stored on the capacitance of the wiring and input capacitance of the inverter 8. This capacitance is represented by the capacitor 7 shown dotted in the figure. The output of the inverter 8 is connected through a MOSFET 10, controlled by the clock signal N2T applied via a conductor 11 to its gate, to the input of an inverter 13. A low-gain inverter 14 is connected from the output to the input of the inverter 13 in the same way and for the same reason as the inverter 9 is connected to the inverter 8. The output of the inverter 13 is connected to an inverter 15. The capacitance of the wiring and the input capacitance of the inverter 13 is represented by the capacitor 12.
The output of the inverter 4 is connected to a circuit comprising components 16 to 26 similar to that connected to the output of the inverter 3 as described above and comprising components 5 to 15. The difference between the two circuits is that, whereas the MOSFETs 5 and 10 of the circuit connected to the output of the inverter 3 are respectively controlled by the clock signals H4T and H2T, the MOSFETs 16 and 21 of the circuit connected to the output of the inverter 4 are respectively controlled by the clock signals H2T and H4T.
6 Four two-input NAND gates 27, 28, 29 and 30, each have one input connected to the output of the inverter 13, either directly or through the inverter 15, and one input connected to the output of the inverter 24, either directly or through the inverter 26. The gate 27 receives the outputs of the inverters 13 and 24 directly. The gate 28 receives the outputs of the inverters 13 and 24 inverted. The gate 29 receives the output of the inverter directly and the output of the inverter 24 inverted. The gate 30 receives the output of the inverter 13 inverted and the output of the inverter 24 directly.
The circuit shown in Figure 2 responds to whichever of the four different signals listed above is applied to the mode pin I and causes the output voltage of a corresponding one of the NAND gates 27, 28, 29 and 30 to go low. Thus, if the supply voltage Vcc is applied to the mode pin 1, the output of the gate 27 goes low. If the mode pin I is connected to the ground the output of the gate 28 goes low. If the local clock signal LCLK 1 is applied to the mode pin 1 it is the output of the gate 29 that goes low. Finally, the local clock signal LCLK 2 applied to the mode pin 1 causes the output of the gate 30 to go low.
In the operation of the circuit of Figure 2 the MOSPETs 5 and 16 act as switches controlled by the signals H4T and H2T respectively. While the MOSFETs 5 and 16 are conducting, that is during the pulses of the signals H4T and H2T respectively, the voltages on the capacitances, represented by the capacitors 7 and 16, follow the voltage applied to the mode pin 1. When the pulses end, that is to say, at times in the cycle corresponding to the times B and A shown in Figure 1, the capacitances remain charged to approximately the instantaneous level of the signal existing on the mode pin I at those times. The triggering effect of the feedback inverters 9 and 20 carries the voltages on the capacitors 7 and 18 either up to the supply voltage Vcc or down to ground, depending on whether the voltages are high or low, respectively, after being charged through the MOSFETs 5 and 16.
1 7 The MOSFETs 10 and 21, which are rendered conducting by the pulses of the signals H2T and H4T respectively, serve to charge the capcitances represented by the capacitors 12 and 23 respectively to the inverses of the voltages on the capacitors 7 and 18 during those pulses. As long as the signal applied to the mode pin I is the same as one of the four mode selection signals, the voltages on the capacitors 12 and 23 remain constant, in contrast to the voltages on the capacitors 7 and 18, which vary during the cycle when either LCLK 1 or LCLK 2 is applied to the mode pin 1. The feedback inverters 14 and 25 serve to shift and hold the voltages on the capacitors 12 and 23 to Vcc or ground by operating in the same manner as the inverters 9 and 20.
The output voltage of the inverter 13 remains high when Vcc or LCLK 1 is applied to the mode pin, and remains low when ground or LCLK 2 is applied to the mode pin. The output voltage of the inverter 24 remains high when Vcc or LCLK 2 is applied to the mode pin, and remains low when ground or LCLK 1 is applied to the mode pin. The NAND gates 27, 28, 29 and 30 respond to the different combinations of output voltages from the inverters 13 and 24 as described above.
Figures 3(a), 3(b), (3c) and (3d) show the four different connections to the mode pin from other pins of the integrated circuit which respectively cause the circuit to operate in the four different modes. All external components and connections other than the connection to the mode pin from the other pin are omitted from each of these figures for clarity of illustration, and it will be understood that the integrated circuit has many pins additional to those shown and also the circuit arrangement includes external components and connections which are not shown. Whilst the connection to the mode pin from one of the other pins may take the form of a direct connection as shown in the figures, it may alternatively be through a multi-position switch enabling the four modes to be selected by operation of the switch. Other ways of producing the required different connections selectively may be used.
8 In the example of the invention described above, two different clock signals LCLK I and LCLK 2 are output by the integrated circuit. In another example only one clock signal is output by the integrated circuit and the fourth different mode selection signal is provided by inverting the clock signal. The circuit described above with reference to Figure 2 will also operate to discriminate between the clock signal output from the integrated circuit and its inverse, using the clock signal and its inverse in place of H2T and H4T. Figures 4(a), (4b), (4c) and (4d) are simplified circuit diagrams corresponding to those shown in Figures 3(a), 3(b),, 3(c) and 3(d) and which relate to this other example of the mode selection signals.
Where the integrated circuit has more than four modes of operation the modes can be selected by using two or more mode pins, each connected to a separate decoding circuit such as that shown in Figure 2. Since each decoding circuit can select from among four modes, it follows that two such circuits can select from among 16 modes. Alternatively or additionally to the use of two or more mode pins, the decoding circuit or circuits may be mde capable of discriminating between more than two phases of a clock signal and/or two or more frequencies of clock signal, the mode selection signals being supplemented by extra signals to make use of the enhanced discriminating ability of the decoding circuit or circuits.
Instead of the clock signal being generated in the integrated circuit, it may be generated by an external generator and applied to the integrated circuit through a clock signal input. The arrangement should be such that two clock signals required by the decoding circuit are available in the integrated circuit. Otherwise, the circuitry and manner of operation are the same as those described above.
Q I 9

Claims (10)

CLAIMS:
1. An integrated circuit having at least two different modes of operation selected by a mode selection circuit in response to one or more inputs applied to one or mor mode selection terminal pins, respectively, and one or more other terminal pins for one or more clock signals from a clock means, respectively, wherein at least one mode selection terminal pin is connected to a synchronous decoding circuit responsive to a clock signal related to that applied to the other terminal pin or one of the other terminal pins by the clock means and capable of producing a particular output only when another signal related to the clock signal applied to the said other term;inal pin by the clock means is applied to the mode selection terminal pin or at least one of the mode selection terminal pins, the mode selection circuit being responsive to the particular output of the synchronous decoding circuit.
2. A circuit according to claim 1, wherein the clock means is included in the circuit and the at least one other terminal pin conveys one or more signals from the clock means as an output from the circuit.
1
3. - Acircuit according to claim 1, arranged to receive the one or more signals from the clock means external to the circuit and which are applied to the circuit through the at least one or other terminal pin.
4. A circuit according to any preceding claim wherein the synchronous decoding circuit includes two or more synchronous decoders respectively responsive to different phases and/or frequencies of clock signals'from the clock means.
1
5. A circuit according to any preceding claim in which the synchronous decoding circuit is also responsive to a steady high level signal and/or a steady low level. signal applied to the mode selection pin to select further modes of operation of the circuit.
6. An integrated circuit substantially as described herein and as illustrated by with reference to the accompanying drawings.
7. A circuit arrangement including an integrated circuit having at least two different modes of operation selected by a mode selection circuit in response to one or more inputs applied to one or more mode selection terminal pins respectively and one or more other terminal pins for receiving respective clock signals, clock means connected to apply clock signals to the one or more o-ther terminal pins, and mode selecting means connected Co the one or more mode selection terminal pins, wherein, in the integrated circuit, at least one mode selection terminal pin is connected to a synchronous decoding circuit responsive to the input or inputs received via the at least one mode selection terminal pin using as a reference at least one clock signal derived from those applied to the one or more other terminal pins, the mode selection circuit being responsive to one or more outputs from the synchronous decoding circuit, and the mode selecting means is capable of applyifng to the at least one mode selection terminal pin a clock signal derived from the clock means so as to cause the mode selection circuit to select a particular mode of operation of the integrated circuit.
8. A circuit arrangement according to claim 8, wherein the clock means is external to the integrated circuit.
1 -;i 11
9. A circuit arrangement according to claim 7 or 8, wherein the integrated circuit has four modes of operation and a single mode selection terminal pin, the four modes being obtained respectively when there is applied to the mode selection terminal pin a sustained high voltage level, a sustained low voltage level, a first phase of a signal derived from the clock means, and a second phase of 'the signal derived from the clock means.
10. A circuit arrangement including an integrated circuit substantially as described herein and as illustrated by the accompanying drawings.
Published 1989 atThe Patent Office, State House, 66,171 High Holborn, loondonWCIR4TP. Further copies maybe obtained from ThePatentoince.
Wec; Zran-:a, St Mary 0,,oiagon, Xeiit LW;i ZW) Printed by Multiplex techniques ltd, St Mary Cray, Kent, Con- 1/87 1
GB8800098A 1988-01-05 1988-01-05 Improvements in or relating to integrated circuits Expired - Lifetime GB2214337B (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
GB8800098A GB2214337B (en) 1988-01-05 1988-01-05 Improvements in or relating to integrated circuits
US07/294,039 US4902917A (en) 1988-01-05 1989-01-05 Integrated circuit having mode selection

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
GB8800098A GB2214337B (en) 1988-01-05 1988-01-05 Improvements in or relating to integrated circuits

Publications (3)

Publication Number Publication Date
GB8800098D0 GB8800098D0 (en) 1988-02-10
GB2214337A true GB2214337A (en) 1989-08-31
GB2214337B GB2214337B (en) 1991-11-27

Family

ID=10629481

Family Applications (1)

Application Number Title Priority Date Filing Date
GB8800098A Expired - Lifetime GB2214337B (en) 1988-01-05 1988-01-05 Improvements in or relating to integrated circuits

Country Status (2)

Country Link
US (1) US4902917A (en)
GB (1) GB2214337B (en)

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2569777B2 (en) * 1988-12-16 1997-01-08 日本電気株式会社 Input signal switching circuit
DE69020384T2 (en) * 1989-02-27 1996-03-21 Nec Corp Integrated semiconductor memory circuit with the possibility of masking the write in the memory.
US5086407A (en) * 1989-06-05 1992-02-04 Mcgarity Ralph C Data processor integrated circuit with selectable multiplexed/non-multiplexed address and data modes of operation
US5270972A (en) * 1992-04-14 1993-12-14 Xicor, Inc. Three terminal serial-communicating peripheral device
US5247577A (en) * 1992-05-13 1993-09-21 Intel Corporation Methods and apparatus for securely enabling features in highly integrated electronic circuits
US5491441A (en) * 1994-06-30 1996-02-13 International Business Machines Corporation Method and apparatus for generating a clock signal from a continuous oscillator signal including a translator circuit
US5608341A (en) * 1995-05-09 1997-03-04 Level One Communications, Inc. Electrical circuit for setting internal chip functions without dedicated configuration pins
US5926504A (en) * 1995-06-05 1999-07-20 Level One Communications, Inc. Electrical circuit for selectively connecting a repeater to a DTE port
US6038400A (en) * 1995-09-27 2000-03-14 Linear Technology Corporation Self-configuring interface circuitry, including circuitry for identifying a protocol used to send signals to the interface circuitry, and circuitry for receiving the signals using the identified protocol
US5842028A (en) * 1995-10-16 1998-11-24 Texas Instruments Incorporated Method for waking up an integrated circuit from low power mode
SE505556C2 (en) * 1995-12-21 1997-09-15 Ericsson Telefon Ab L M Method of setting an integrated circuit in a predetermined of at least two different operating modes and integrated circuit
US6515505B1 (en) * 1995-12-26 2003-02-04 Cypress Semiconductor Corp. Functionality change by bond optioning decoding
US6172519B1 (en) * 1997-12-18 2001-01-09 Xilinx, Inc. Bus-hold circuit having a defined state during set-up of an in-system programmable device
US6496033B2 (en) 1998-06-08 2002-12-17 Cypress Semiconductor Corp. Universal logic chip
DE19842208A1 (en) * 1998-09-15 2000-04-06 Siemens Ag Integrated circuit with two operating states
US6693453B1 (en) * 2002-04-23 2004-02-17 Macronix International Co., Ltd. Re-programmable logic array
US20040008725A1 (en) * 2002-07-15 2004-01-15 Analog Devices, Inc. Method and an interface circuit configurable in two communication protocol modes

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4727514A (en) * 1986-02-11 1988-02-23 Texas Instruments Incorporated Programmable memory with memory cells programmed by addressing

Also Published As

Publication number Publication date
US4902917A (en) 1990-02-20
GB2214337B (en) 1991-11-27
GB8800098D0 (en) 1988-02-10

Similar Documents

Publication Publication Date Title
US4902917A (en) Integrated circuit having mode selection
US4853653A (en) Multiple input clock selector
US6212127B1 (en) Semiconductor device and timing control circuit
US7969802B2 (en) Apparatus and method of generating output enable signal for semiconductor memory apparatus
US6061295A (en) Integrated circuit memory devices having time compensated column selection capability for improving write operation reliability
US5933379A (en) Method and circuit for testing a semiconductor memory device operating at high frequency
JPH1174783A (en) Internal clock signal generation circuit and synchronous semiconductor memory device
US5652733A (en) Command encoded delayed clock generator
US4494222A (en) Processor system using on-chip refresh address generator for dynamic memory
JPH09180448A (en) Boosted voltage generator of semiconductor memory device
US7843743B2 (en) Data output circuit for semiconductor memory apparatus
KR100342636B1 (en) Semiconductor memory device
KR100293772B1 (en) A synchronous semiconductor memory device having an internal clock signal generation circuit for generating an internal clock signal which is phase-locked with high precision with respect to an external clock signal.
EP0115140B1 (en) Decoder circuit
US7649802B2 (en) Method for controlling time point for data output in synchronous memory device
US20040217795A1 (en) Delay adjusting apparatus providing different delay times by producing a plurality of delay control signals
TW410340B (en) Semiconductor memory device
JP3530346B2 (en) Semiconductor integrated circuit device
US6237104B1 (en) Method and a related circuit for adjusting the duration of a synchronization signal ATD for timing the access to a non-volatile memory
US6930953B2 (en) Self-timed strobe generator and method for use with multi-strobe random access memories to increase memory bandwidth
KR100870753B1 (en) Synchronization type storage device and control method thereof
JP3719831B2 (en) Semiconductor memory device
SU877538A1 (en) Memory unit control device
KR100641914B1 (en) The device for generating internal column address
JPH09231749A (en) Voltage supply circuit

Legal Events

Date Code Title Description
PE20 Patent expired after termination of 20 years

Effective date: 20080104