GB2193366A - Display device - Google Patents

Display device Download PDF

Info

Publication number
GB2193366A
GB2193366A GB08628364A GB8628364A GB2193366A GB 2193366 A GB2193366 A GB 2193366A GB 08628364 A GB08628364 A GB 08628364A GB 8628364 A GB8628364 A GB 8628364A GB 2193366 A GB2193366 A GB 2193366A
Authority
GB
United Kingdom
Prior art keywords
display
waveforms
waveform
circuit
voltage
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
GB08628364A
Other versions
GB8628364D0 (en
Inventor
Gregory Weng Mun Yuen
Peter Fred Blomley
Peter John Ayliffe
Ewen Robert Mcintire Huffman
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
STC PLC
Original Assignee
STC PLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by STC PLC filed Critical STC PLC
Publication of GB8628364D0 publication Critical patent/GB8628364D0/en
Priority to GB8716454A priority Critical patent/GB2194663B/en
Priority to US07/074,945 priority patent/US4893117A/en
Publication of GB2193366A publication Critical patent/GB2193366A/en
Withdrawn legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
    • G09G3/36Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
    • G09G3/3611Control of matrices with row and column drivers
    • G09G3/3622Control of matrices with row and column drivers using a passive matrix
    • G09G3/3629Control of matrices with row and column drivers using a passive matrix using liquid crystals having memory effects, e.g. ferroelectric liquid crystals
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
    • G09G3/36Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
    • G09G3/3611Control of matrices with row and column drivers
    • G09G3/3674Details of drivers for scan electrodes
    • G09G3/3681Details of drivers for scan electrodes suitable for passive matrices only
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
    • G09G3/36Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
    • G09G3/3611Control of matrices with row and column drivers
    • G09G3/3685Details of drivers for data electrodes
    • G09G3/3692Details of drivers for data electrodes suitable for passive matrices only
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K4/00Generating pulses having essentially a finite slope or stepped portions
    • H03K4/94Generating pulses having essentially a finite slope or stepped portions having trapezoidal shape
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/06Details of flat display driving waveforms
    • G09G2310/065Waveforms comprising zero voltage phase or pause
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/06Details of flat display driving waveforms
    • G09G2310/066Waveforms comprising a gently increasing or decreasing portion, e.g. ramp

Landscapes

  • Engineering & Computer Science (AREA)
  • Chemical & Material Sciences (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • General Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Control Of Indicators Other Than Cathode Ray Tubes (AREA)
  • Liquid Crystal Display Device Control (AREA)

Abstract

A drive circuit for a liquid crystal display uses a sampling technique to derive drive signals from a pair of input waveforms VCC, VEE. The waveforms comprise positive going and negative going trapezoidal pulses. By sampling the waveforms VCC, VEE at appropriate points, single cycle AC signals and zero voltage signals can be provided. The technique subjects the drive circuit to a voltage stress that is lower than that provided by conventional techniques. As the waveforms VCC, VEE derived from a power supply are selectively sampled, the maximum voltage applied to a driver circuit is one half instead of the full peak to peak voltage. The driver stage may include two switches connected in cascade. Operation of the power supply and the row, column drivers is controlled in response to input data signals via a control circuit. The liquid crystal is of the scattering type and the display device may be incorporated in a facsimile machine. <IMAGE>

Description

SPECIFICATION Display device This invention relates to matrix addressed displays and in particular to drive circuits for operating such displays.
Large area matrix addressed displays, e.g. of the smectic liquid crystal type, are being introduced in a number of applications. These displays are particularly attractive for their excellent viewing characteristics. In such a display an array of pixels are switched between scattering and clear conditions by the application of suitable voltage waveforms to corresponding row and column conductors. The switching mechanism is described in our United Kingdom Patent Specification No 1,557,199 (W.A. Crossland-J. Morrissy - B. Needham 10-7-1) and in a paper entitled "Electrically induced scattering textures in smectic-A phases and their electrical reversal" published in the Journal of physics D: Applied physics, Volume 11 pages 2025-34.
A disadvantage of present devices resides in the manner in which the row drive waveform is generated. The row waveform comprises a single alternating current cycle of approximately 400 volts peak to peak. In conventional devices this waveform is derived from two direct current power supplies of + 200 volts and ;pO 200 volts respectively. In consequence the display drive circuitry must be able to withstand an applied voltage difference of about 400 volts. This means that special precautions must be taken and the circuits are consequently costly to manufacture.
The object of the present invention is to minimise or to overcome this disadvantage.
According to one aspect of the invention there is provided a drive circuit for a matrix addressed display, the circuit including means for sampling selectively a first waveform comprising positive going pulses and a second waveform comprising negative going pulses and for deriving therefrom a series of one-cycle alternating output waveforms and zero voltage signals whereby, in use, the pixels of the display may be scattered, cleared or left unchanged, the arrangement being such that the maximum voltage stress applied to said drive circuit is one half of the peak to peak voltage of said alternating output waveform.
According to another aspect of the invention there is provided a display device, including a matrix addressed smectic liquid crystal display, row drive and column drive circuits for operation of the display, control means for said row and column drive circuits, and a power supply, wherein said power supply is adapted to provide a first waveform comprising positive going pulses and a second waveform comprising negative going pulses, said waveforms being of equal frequency and in mutual antiphase, and wherein each said drive circuit includes means for sampling said waveforms and for deriving therefrom, in response to signals from the control circuit, a series of one cycle alternating output waveforms and zero voltage signals, whereby, in use, the pixels of the display may be scattered, cleared, or left unchanged, the arrangement being such that the maximum voltage stress applied to a said drive circuit is one half of the peak to peak voltage of its corresponding alternating output waveform.
As the power supply signals are selectively sampled, the maximum voltage applied to a driver circuit is one half of the output peak to peak voltage and not, as in previous arrangements, the full peak to peak voltage. The maximum voltage stress on the circuit is thus effectively halved.
An embodiment of the invention will now be described with reference to the accompanying drawings in which: Fig. 1 is a schematic diagram of a matrix addressed display and its associated drive circuitry; Fig. 2 illustrates the row and column waveforms used to scatter individual pixels of the display of Fig. 1; Fig. 3 illustrates the row and column waveforms used to provide clearing of individual pixels of the display of Fig. 1; Fig. 4 shows a row or column driver output stage for use with the display of Fig. 1; Fig. 5 illustrates the output waveform associated with the circuit of Fig. 4; Fig. 6 illustrates the manner in which row and column output waveforms are derived from alternating supply voltages, Fig. 7 shows a circuit for generating the alternating supply of Fig. 6;; Fig. 8 is a schematic diagram of an integrated circuit for providing the row or column drive of the display arrangement of Fig; 1; Fig. 9 illustrates the data loading sequence of the circuit of Fig. 7; Figs. 10 and 11 show respectively the row and column drive waveforms associated with the circuit of Fig. 8; and Fig. 12 isa schematic diagram of a facsimile machine incorporating the display of Fig. 1.
Referring to Fig. 1, the display device includes a display matrix 11, e.g. a large area matrix addressable smectic liquid crystal display. The display 11 is driven via a column driver circuit 12 and a row driver circuit 13 and comprises an array of pixels 16 each of which is addressable via a corresponding pair of column and row conductors 14 and 15. The voltage waveforms required to drive the display are derived from a power supply 17. Operation of the power supply 17 and of the drivers 12 and 13 is controlled in response to input data signals via a control circuit 18.
The control circuit provides row and column information to select individual pixels of the display and provides synchronisation of the display with the input signal.
In use, two operations must be performed on the pixels of the display matrix: 1 Scatter-liquid turns cloudy 2 Clear-liquid crystal turns clear.
The different waveforms that must be applied for scatter are illustrated in Figure 2. These allow individual row selectivity. Individual row and column (pixel) selectivity is required for clear and the waveforms that allow this are shown in Figure 3. Typically, the following choice of voltage and frequency is used: VR = 200V, VC = 50V, frequency = 30Hz provides scatter VR = 140V, VC = 35V, frequency = 2kHz provides clearing Both the scattered and cleared states have inherent memory, i.e. the liquid crystal retains its state indefinitely without further electrical drive. Thus, the drivers can also produce zero volts at their outputs for the no change idling case. Note that in both the scatter and clear cases, unselected pixels do have voltages impressed across them.However, the liquid crystal exhibits a threshold effect and so long as the threshold voltage is not exceeded, there is no change of state.
To summarise: Each row driver produces zero volts or an AC one cycle waveform (one phase +/;p0 VR).
Each column driver must produce zero volts or an AC one cycle waveform (either phase +/;pO VC or ;p0/+ VC).
As shown in Fig. 4, the driver output stage consists of 2 thyristors across the power supply; Although each thyristor is drawn as a PNP/NPN combination (Q1/Q2 and Q3/Q4), the structure can be designed compactly- as collector/base regions are shared. The common base connection between Q2 and Q3 ensures that only one thyristor can be on at any time. Q1/Q2 is triggered on by turning on Q5; Q3/Q4 by Q6; Q5 and Q6 share collectors with Q2 and Q4 respectively which again helps keep layout compact.Only one of the trigger control transistors Q5 and Q6 is allowed to come on at any time-it turns on to trigger the thyristor it is controlling and remains on for the duration of the half cycle (Fig. 5) to prevent the thyristor from dropping out of the conducting state if the load current falls below the thyristor' s sustaining current. This avoids relaxation oscillator behaviour with capacitive loads. Fig. 4 also shows clamp diodes (D1, D2) from the output to the supply rails. These are needed due to the capacitive nature of the load.
As shown in Fig. 5 the row drive waveform comprises a single alternating voltage cycle provided by a positive going pulse followed by a negative going pulse. There may be a short zero voltage interval between the two pulses. The pulse voltages follow the power supply voltages Vcc and VEE although, in practice, there is a small voltage drop VD caused by the voltage drops of the thyristors and of the clamp diodes.
Fig. 6 shows how the row waveforms can be generated. Here, the supply scheme differs from conventional techniques. Instead of constant DC supplies, the power supply pulses high or low from zero volts. By switching the output to the appropriate supply rail (by turning on the transistors as indicated), zero or alternating voltage can be produced. Using the same driver circuit but changing the supply- waveforms and again switching the output to the appropriate supply rail allows the 2 phases of the alternating column waveforms to be generated. As VR is now the maximum voltage across the row driver, the voltage stress on the output stage is effectively halved. Note also that 3 output states can effectively be produced by a compact circuit which basically produces only 2 states.
The supply switching sequence for both row and column supplies includes a time when the supply voltage across the output stage is zero. It is during this time that the trigger current may be transferred from one thyristor to the other (Q5 on, Q6 off to. Q5 off, Q6 on or vice versa).
The supply rails are then slewed to the desired values. Operated under these conditions, the voltage drop across the conducting thyristor is typically less than 1 volt (VD, Fig. 5). At the same time, the controlied slewing of the supplies limits and defines the peak current into the capacitive load. Thus, switching under conditions of large voltage current product is avoided leading to reduced dissipation and increased reliability. Also, the slew rate applied across individual pixels is uniform being now defined by the power supplies and not by individual output driver characteristics which will suffer the inevitable production spreads-thus a uniform visual appearance is achieved across the display panel as it is driven uniformly.
Fig. 7 shows a circuit for generating suitable alternating waveforms. The positive and negative terminals of a floating voltage supply V are selectively grounded, or connected to a reference potential, via a control clock signal at- input I/P applied to the gates of complementary field ef fect transistors T7 1 and T72. Siewing of the corresponding output signal to provide the trapezoidal shaped output waveform shown in Fig. 5 is effected via capacitor C which provides feedback to complementary bipolar transistors Q7 1 and Q72. The net effect is to turn one or other of the bipolar transistors on for a short period at each change of the clock state thus reducing the voltage at the gate of the corresponding field effect transistor.The siope or slew rate of the rising and falling edges of the waveform is a fraction of the value of the capacitor C and the resistor R7 1 and of the base emitter voltage drop of the bipolar transistors. To a first approximation this slew rate is given by the expression dV = VBE dt R71 The circuit of Fig. 7, indicated by solid lines, provides the positive going pulses of the required waveform. Simple modification of this circuit, as indicated by the broken lines, provides the negative going trapezoidal pulses, It will be clear that the phase relationship of the positive and negative going pulses is determined by the phase relationship of the clock signals applied to the inputs I/P and l/P'.
It will be appreciated that the circuit of Fig. 7 is given by way of example only and that other techniques for generating the trapezoidal waveform would also be used.
Fig. 8 shows a circuit schematic for providing the row and column driving functions and Fig. 9 illustrates a corresponding data loading sequence. Referring to Figs. 8 and 9, the input pad connection to the circuit are as follows: SUBSTRATE - Chip substrate connection.
LVEE - Logic -circuit negative supply and substrate connection.
LVCC - Logic circuit positive supply.
HVEE - High voltage driver negative supply; strap to LVCC.
HVCC - High voltage driver positive supply.
DIN, DIN - Complementary data inputs.
DOUT, DOUT - Complementary data outputs.
MC - Clock for master stages of shift register.
SC - Clock for slave stages of shift register.
LC - Clock for buffer latches.
DFl, DF2 - Complementary driver frequency clock inputs.
DR1-24 - 24 driver outputs.
Serial display data enters a shift register, e.g. a 24-bit shift register, 81 at DIN and DIN and exits, after a delay equal to- 24 periods of the MC clock, at DOUT and DOUT. In a daisy-chained string of chips, the data loading sequence consists of shifting data into the shift register until the last bit is filled. At this time, the MC and SC clocks are stopped in the high and low states, respectively (Fig. 9). Next, the latch clock LC is pulsed high to load the buffer latch 82 with the new data. This completes the data loading sequence, terminates the current display operation and starts off the next display operation. The provision of buffer latches thus allows data loading without disturbing the current display operation.
Each of the driver outputs DR1-24 consist of a thyristor TH1 (Fig. 4) to HVCC for the pull-up and a thyristor TH2 to HVEE for the pull-down. These thyristors are turned of f by reducing the HVCC and HVEE supply voltages to zero. While the supplies are zero, a positive pulse at LC latches in new data. After LC goes low, the latch contains valid new data which is used to set up the control currents to trigger the thyristors when the HVCC and HVEE supplies are brought up.
Data at a particular latch which originated as a high (low) logic level fed into DIN causes the appropriate output to switch to the HVCC and HVEE rails in phase with DF2 (DF1). Row supplies of +Vp volts and column supplies of +VC volts which switch as shown in Figs. 10 and 11 allow the required row and column waveforms to be generated. Changes of state of DF1 and DF2 are made while HVCC and HVEE are zero. This reduces dissipation and enhances reliability by avoiding high voltage current product at the switching transition. To minimise transient switching currents and dissipation and to avoid false triggering, the switching transitions of the HVCC and HVEE supplies should not exceed the slew rate.
In normal use, inputs HVEE and LVCC are strapped together. The supply across inputs LVCC LVEE is a constant direct current supply. Thus, with respect to ground (0 volts), the LVEE rail pulse up and down at a constant voltage below HVEE. For convenience, Figs. 10 and 11 show LC, DF1 and DF2 with respect to a constant LVEE. Since LVEE is in fact pulsing, each of these waveforms, when referred to ground, will be observed with a pulsing LVEE superimposed on it.
Fig. 12 is a schematic diagram of a facsimile machine incorporating the display device of Fig.
1. Incoming signals from a telephone line are fed via an interface unit to a code/decode circuit where digital information corresponding to the configuration of the display is generated. This information is fed via the control circuit (Fig. 1) to the row and column driver circuits whereby the received information is displayed. Information from a document to be transmitted is read and fed via the coder/decoder to the interface circuit for transmission to a remote station.
Whilst the display drive circuitry described herein is intended for use with a smectic A liquid crystal display, it is of course not, so limited and may also be used with other forms of liquid crystal display.

Claims (11)

1. A drive circuit for a matrix addressed display, the circuit including means for sampling selectively a first waveform comprising positive going pulses and a second waveform comprising negative going pulses and for deriving therefrom a series of one-cycle alternating output waveforms and zero voltage signals whereby, in use, the pixels of the display may be scattered, cleared or left unchanged, the arrangement being such that the maximum voltage stress applied to said drive circuit is one half of the peak to peak voltage of said alternating output waveform.
2. A display device, including a matrix addressed smectic liquid crystal display, row drive and column drive circuits for operation of the display, control means for said row and column drive circuits, and a power supply, wherein- said power supply is adapted to provide a first waveform comprising positive going pulses and d second waveform comprising negative going pulses, said waveforms being of equal frequency and in mutual antiphase, and wherein each said drive circuit includes means for sampling said waveforms and for deriving therefrom, in response to signals from the control circuit, a series of one cycle alternating output waveforms and zero voltage signals, whereby, in use, the pixels of the display may be scattered, cleared, or left unchanged, the arrangement being such that the maximum voltage stress applied to a said drive circuit is one half of the peak to peak voltage of its corresponding alternating output waveform.
3. A display device as claimed in claim 2, wherein each said drive circuit has outputs one for each corresponding row or column of the display, and wherein each output comprises a pair of thyristors whereby, in use, the waveforms are selectively sampled to provide display drive signals.
4. A display as claimed in claim 2 or 3, wherein each said drive circuit includes a shift register for receiving and storing display information.
5. A display device as claimed in any one of claims 1 to 4, wherein said pulses are trapezoidal in form.
6. A liquid crystal display device substantially as described herein with reference to and as shown in Figs. 1 tq 11 of the accompanying drawings.
7. A facsimile machine incorporating a display device as claimed in any one of claims 2 to 6.
8. A method of driving a-liquid crystal display, the method including generating first and second similar alternating waveforrrs, and sampling said waveforms so as to derive a series of one cycle- alternating output waveforms and zero voltage signals whereby, in use, the pixels of a display may be scattered, cleared, or left unchanged-.
9. A method of driving a liquid crystal display substantially as described herein with reference to Figs. 1- to 11 of.the accompanying drawings.
10. A circuit for generating a waveform comprising a series of pulses, the circuit'including a floating voltage source having positive and negative terminals, switch means for periodically selectively grounding one or other of said terminals so as to-generate a pulse train, and delay means for providing the switch means with a switching slew so 'as to delay the rise and fall of each said pulse thereby providing each pulse with a trapezoidal form.
-
11. A waveform generating circuit substantially as described herein with reference to and as shown in Fig. 7 of the accompanying drawings.
GB08628364A 1986-07-18 1986-11-27 Display device Withdrawn GB2193366A (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
GB8716454A GB2194663B (en) 1986-07-18 1987-07-13 Display device
US07/074,945 US4893117A (en) 1986-07-18 1987-07-17 Liquid crystal driving systems

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
GB868617593A GB8617593D0 (en) 1986-07-18 1986-07-18 Display device

Publications (2)

Publication Number Publication Date
GB8628364D0 GB8628364D0 (en) 1986-12-31
GB2193366A true GB2193366A (en) 1988-02-03

Family

ID=10601303

Family Applications (2)

Application Number Title Priority Date Filing Date
GB868617593A Pending GB8617593D0 (en) 1986-07-18 1986-07-18 Display device
GB08628364A Withdrawn GB2193366A (en) 1986-07-18 1986-11-27 Display device

Family Applications Before (1)

Application Number Title Priority Date Filing Date
GB868617593A Pending GB8617593D0 (en) 1986-07-18 1986-07-18 Display device

Country Status (1)

Country Link
GB (2) GB8617593D0 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2313224A (en) * 1996-05-17 1997-11-19 Sharp Kk Ferroelectric liquid crystal device
GB2452360A (en) * 2007-08-31 2009-03-04 Seereal Technologies Sa Display having hierarchical column driver function

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB1475735A (en) * 1973-08-06 1977-06-01 Nippon Telegraph & Telephone Matrix-address liquid crystal display device
GB2161012A (en) * 1984-05-24 1986-01-02 Citizen Watch Co Ltd Display drive circuit

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB1475735A (en) * 1973-08-06 1977-06-01 Nippon Telegraph & Telephone Matrix-address liquid crystal display device
GB2161012A (en) * 1984-05-24 1986-01-02 Citizen Watch Co Ltd Display drive circuit

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
WO 83/03021 *

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2313224A (en) * 1996-05-17 1997-11-19 Sharp Kk Ferroelectric liquid crystal device
EP0809231A2 (en) * 1996-05-17 1997-11-26 Sharp Kabushiki Kaisha Driving circuit and method for ferroelectric liquid crystal device
EP0809231A3 (en) * 1996-05-17 1997-12-03 Sharp Kabushiki Kaisha Driving circuit and method for ferroelectric liquid crystal device
US6215533B1 (en) 1996-05-17 2001-04-10 Sharp Kabushiki Kaisha Ferroelectric liquid crystal driving using square wave and non-square wave signals
GB2452360A (en) * 2007-08-31 2009-03-04 Seereal Technologies Sa Display having hierarchical column driver function
GB2452360B (en) * 2007-08-31 2010-04-21 Seereal Technologies Sa Holographic display

Also Published As

Publication number Publication date
GB8628364D0 (en) 1986-12-31
GB8617593D0 (en) 1986-08-28

Similar Documents

Publication Publication Date Title
US4893117A (en) Liquid crystal driving systems
KR100830098B1 (en) Liquid crystal display and driving method thereof
CN1049755C (en) Shift register useful as a select line scanner for a liquid crystal
US3902169A (en) Drive system for liquid crystal display units
US5061920A (en) Saturating column driver for grey scale LCD
KR100382867B1 (en) Display driving method and display driving circuit
EP0032196B1 (en) A method and circuit for producing avalanche currents in a gas discharge display panel
US4872002A (en) Integrated matrix display circuitry
EP0078402A1 (en) Drive circuit for display panel having display elements disposed in matrix form
KR950002232A (en) Integrated circuit for driving display data
GB2103003A (en) Improvements in liquid crystal displays and methods of driving
GB1423368A (en) Gas discharge display devices electrolytic cells
US5157387A (en) Method and apparatus for activating a liquid crystal display
US20200294436A1 (en) Shift register circuit and gate driver
US6522317B1 (en) Liquid-crystal display apparatus incorporating drive circuit in single integrated assembly
KR102290820B1 (en) Gate driver and display device including the same
KR100594232B1 (en) High slew-rate amplifier circuit for thin film transistor-liquid crystal display
KR100205385B1 (en) A data driver for liquid crystal display
GB2193366A (en) Display device
CN102959615B (en) Signal generating circuit and liquid crystal indicator
US4701025A (en) Liquid crystal display device with driving method to eliminate blur due to frequency dependence
US5289332A (en) Protective circuit for a control circuit, in particular of liquid crystal display screen
JP5536296B2 (en) Liquid crystal display device, amplifier circuit, and amplifier device
US5786800A (en) Display device
US3714374A (en) Image-display panel with breakdown-switch addressing

Legal Events

Date Code Title Description
WAP Application withdrawn, taken to be withdrawn or refused ** after publication under section 16(1)