GB2167922A - Subscriber line interface modem - Google Patents

Subscriber line interface modem Download PDF

Info

Publication number
GB2167922A
GB2167922A GB08525508A GB8525508A GB2167922A GB 2167922 A GB2167922 A GB 2167922A GB 08525508 A GB08525508 A GB 08525508A GB 8525508 A GB8525508 A GB 8525508A GB 2167922 A GB2167922 A GB 2167922A
Authority
GB
United Kingdom
Prior art keywords
modem
subscriber line
cdm
channel
data
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB08525508A
Other versions
GB2167922B (en
GB8525508D0 (en
Inventor
Colin Peter Smedley
Martin John Linda
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Plessey Co Ltd
Original Assignee
Plessey Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Plessey Co Ltd filed Critical Plessey Co Ltd
Publication of GB8525508D0 publication Critical patent/GB8525508D0/en
Publication of GB2167922A publication Critical patent/GB2167922A/en
Application granted granted Critical
Publication of GB2167922B publication Critical patent/GB2167922B/en
Expired legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G08SIGNALLING
    • G08CTRANSMISSION SYSTEMS FOR MEASURED VALUES, CONTROL OR SIMILAR SIGNALS
    • G08C13/00Arrangements for influencing the relationship between signals at input and output, e.g. differentiating, delaying
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04QSELECTING
    • H04Q11/00Selecting arrangements for multiplex systems
    • H04Q11/04Selecting arrangements for multiplex systems for time-division multiplexing

Abstract

The subscriber line interface modem is for use in a telecommunications system line interface module which also includes subscriber signalling and switching circuits and a control microprocessor. The modem comprises bus interfacing means, channel means and clock supply means. The interfacing means receives address data and control information from the microprocessor and despatches address, data and control information to the microprocessor for evaluation. The channel means includes a non-return to zero/conditional diphase modulation (NRZ/CDM) conversion means which receives NRZ coded information from the circuits and despatches CDM information to the subscriber line. A CDM/NRZ conversion means receives CDM information from the subscriber line and despatches NRZ coded information to the circuits. The processing of information through the modem is controlled by the microprocessor in conjunction with the clock signals generated by the clock supply means.

Description

1 GB2167922A 1
SPECIFICATION
Subscriber line interface modem The present invention relates to a subscriber line interface modem for use in a telecommunications system line interface module.
The modem is a digital device designed to interface between a conditional diphase modulation (CDM) coded subscriber line and a non-return to zero (NRZ) coded line interface circuit.
The modem implements six channels which greatly reduces the physical size of the line interface area.
An aim of the present invention is to provide a subscriber line interface modem for use in a telecommunications system.
According to the present invention there is provided a subscriber line interface modem, for use in a telecommunications system line interface module including telecommunications subscriber signalling circuits, switching circuits and a control microprocessor, the modem comprising bus interfacing means, channel means and clock supply means, wherein the bus interfacing means is adapted to receive address, data and control information from the microprocessor and is adapted to despatch address, data and control information to the microprocessor for evaluation, the channel means includes a non-return to zero/conditional diphase modulation (NRZ/CDM) conversion means arranged to receive from the telecommunications circuits W coded informa- 20 tion, and despatch WM information to a telecommunications subscriber line, and a C[DIVI/NRZ conversion means arranged to receive CDM information from the subscriber line and despatch W coded information to the telecommunications circuits; the processing of information through the modem is controlled by the microprocessor in conjunction with the clock signals generated by the clock supply means.
According to a feature of the present invention there is provided a subscriber line interface modem wherein the bus interfacing means includes a data transceiver which receives data from, and transmits data to the microprocessor, where the data is received and transmitted by a cotnmand register associated with each channel means, under the control of channel read and write signals.
According to a further feature of the present invention there is provided a subscriber line interface modem wherein the command register controls a clock rate selection circuit which selects clock frequencies and window signals for the selection circuit, to operate the selection circuit at frequencies of 64 Kb/s, 32 Kb/s or 16 Kb/s.
An embodiment of the present invention will now be described with reference to the accom- 35 panying drawings wherein:
Figure 1 shows a block diagram of part of a six channel telecommunications module, Figure 2 shows a timing diagram for a loopround function, Figure 3 shows a functional block diagram of a subscriber line interface modem, Figure 4 shows a block diagram for the clock supply area of a subscriber line interface, 40 modem, Figure 5 shows primary clock waveforms, Figure 6 shows examples of delayed clock generation, Figure 7 shows clock output alignment waveforms, Figure 8 shows a control bus interfere arrangement, Figure 9 shows a block diagram of the channel areas, Figure 10 shows a timing diagram of W traffic input and output, Figure 11 shows timing waveforms relating to a WM edge detector, Figure 12 shows timing waveforms relating to a CDM monitor, Figure 13 shows the relationship of various clock signals to a framing signal, Figure 14 shows a subscriber line interface modem bus interface write cycle, Figure 15 shows a subscriber line interface modem bus interface read cycle, Figure 16 shows clock and frame input timing waveforms, Figure 17 shows NRZ timing waveforms, Figure 18 shows C13M timing waveforms, Figure 19 shows a memory map of a subscriber line interface modem; and, Figure 20 shows a flow diagram for CW alarm servicing.
Referring to Fig. 1, the system block diagram shows a microprocessor A controlling a 32 byte two port processor interface B, a universal programmable bus selector C, a cyclic ally permutable code generator detector D, and, a subscriber line interface modem E which forms the basis of 60 the present invention.
The microprocessor A communicates with the units B-E by way of the address/data bus ADDR/DATA. The unit D generates control signals INTO for the microprocessor A. The micro processor A generates signals jD, WR, for units B-E, signal ALE for units B, D, E and address latch AL and request signal BAR for unit B. Unit B acts as a two port buffer with arbitration 65 2 GB2167922A between the shelf system bus and the microprocessor A. Unit B receives shelf control bus signals SC13 and generates a transfer acknowledgement signal XACk and a signal RESET.
A low order shelf address bus LO, and a high order shelf address bus HO is provided, the latter being connected to a module enable decoder MED, which receives a module position addres J s bus MP. A data bus D13 feeds into and out of the unit B. Unit B generates a decode signal ff for units C, D and E and a request granted signal BAG for the microprocessor A.
The universal programmable bus selector C provides a common interface between six single channel digital traffic terminations operating at 32 K bits per second. It receives TDM signals at 1 M bit per second and transmits TDM signals out at 1 M bit per second. The unit has an address latch input to which the address latch AL is connected.
The units A, B and C belong to a common area and the units D and E belong to a digital voice terminal interface area.
The cyclically permutable code generator detector D detects and generates cyclically permutable codewords for any of six independent channels and is controlled by a standard microproces- sor interface. Eleven registers provide command and status information for full control. A codeword is detected if incoming serial data contains any eight bit word repeated consecutively six times. Generation of a codeword is by continuous serial transmission of a data byte loaded by the control interface. The unit D receives traffic from units C and E and transmits traffic to units C and E.
The subscriber line interface modem E is the subject of the present invention and will be 20 described in detail later. It interfaces between the NRZ traffic from unit D and the six line interface circuits LIC forming the channel rate four wire digital voice terminal loops to the subscribers.
Each of the units C, D and E receive a framing and a 1 MHz clock signal from a clock buffer CB.
Each line interface circuit comprises trapezoidal line drivers LD, line receivers LR and a current limiter CL. The subscriber line inputs are shown as IP and the outputs OP.
The subscriber line interface modem will now be described in detail. The modem contains all the retiming and code conversion (conditional diphase modulation /non-return to zero, CDM/NRZ and NRZ/CDM) necessary for this function.
MODES OF OPERATION.
Channel Rate.
The subscriber line interface modem can work at three channel rates 64, 32 and 16 K bitsls.
Each channe address. The command bytes are shown below.
can be individually set by writing the appropriate command byte to the channel 35 RATE COMMAND BYTE 40 c17 dO 64K X X X X X 1 1 X 32K XXXXX10X 16K XXXXX01X channel XXXXX00X 45 disabled Looprounds.
The modem may be set to loopround the CDM output of a channel into the channel CDM 50 input. This aids module diagnosis by allowing the data path to be checked prior to going off the module. The loopround may be set on a per channel basis by setting bit three of the channel address. The loopround disables the CDIVI retiming circuit. The effective CDM input data is clocked in using the same strobe point as was used just prior to loopround being set. The timing is so arranged in the modem that either of the two possible strobe points may be used, 55 as shown in Fig. 2.
Fig. 2 shows two pulses representing windows W1 and W2, and the CDM loopround data waveform CDMLR. Input strobe IS2 corresponds with window W1, and input strobe IS1 corre sponds with window W2. If there are no CDM edges in either of the windows W 1 or W2 either input strobe may be used.
Addressing Modes.
The modem may be driven by microprocessors with either:
a. Multiplexed address/data buses, or b. Separate address and data buses, In option a, the inputs DAO-7 are used in the multiplexed address/data input. In option b, the inputs AO-2 receive the address inputs and DAO-7 receive the data inputs.
3 GB2167922A 3 Device Reset. The modem may be reset from three sources: a. The RESET input. b. The RESET bit address 0, bit 0.
c. The individual channel mode bits.
These are described as follows:
RESET Input.
When this input is active (low), all storage elements within the device are reset or set to their quiescent state. All channel mode bits are forced to the 'disabled' state. The RESET input whilst active sets all normal outputs to a tristate condition and all open collector outputs to a high state. Data output drivers are tristate when either Read enable RD, Chip Select CE are inactive, or RESET active. Software Reset (address 0, bit 0). This bit, when set to '1', resets all internal registers as the RESET input above. However it does not set normal outputs to the tristate condition. Individual Channel Reset. An individual channel may be reset by setting the mode bits at the channel address.
FUNCTIONAL DESCRIPTION
The modem consists of three main functional areas, as shown in Fig. 3.
a. Clock supply, CS b. Control bus interface, BI c. Channel areas, CAlCA6 Each functional area is divided into sub-areas. These are detailed below.
Clock Supply.
The clock supply area is divided into four areas as shown in Fig. 4.
a. Primary clock divider, PCD b. Window and delayed clock generator, WDG c. Secondary clock divider, SCD 30 d. Final clock divider, FCD The primary clock divider consists of a synchronous down counter of seven stages. It provides clock signals of 512K, 256K, 128K, 64K, 32K, 16K and 8KHz to the window, delayed clock generator and the channel areas. The fr2cLtencies are divided from (the 1MHz input), MEG.
The clock divider is synchronised from the FRMG input, and the waveforms are shown in Fig.
5. The first six stages of the divider are not cleared from RESET input but from the FRMG input. 35 Window and Delayed Clock Generator.
Delayed clock: are nerated for use by the rest of the modem. Clock frequencies generated _pL_Re are 128K, 64K, 32KHz delayed. The signals are generated by clocking the frequency required by twice the frequency as shown in Fig. 6. This section also generates window waveforms for the channel CDM edge detection sections. The windows are generated by gating 2Xchannel rate 40 with 4Xchannel rate clock (delayed).
Secondary Clock Divider.
This section consists of a five stage synchronous down counter. It provides an external clock frequency of 256Hz. The counter is clocked by the MEG input, receiving a carry from the primary stage. This stage may be reset by the input RESET. The divider is not synchronised by 45 the framing input. The waveforms are shown in Fig. 7.
Final Clock Divider.
This section consists of a five stage synchronous down counter. It provides the external output frequency of 8Hz; also 8Hz and 8Hz extended by 1 microsecond for use in the CDM edge detection circuitry. The counter is clocked by the 1MHz input, and receives a carry input 50 from the secondary divider. The counter may be reset by the input RESET. The divider is not synchronised by the framing input. The waveforms are shown in Fig. 7 Control Bus Interface.
Division of Interface Areas.
The Control Bus interface area is divided into the following areas as shown in Fig. 8.
a. Address area and decoding, AAD.
b. Control gating and data buffers, CG.
c. Reset circuit, RST.
d. Interrupt gating, IG.
Address Area and Decoding.
This section receives the address input from either the address inputs AO7 or from the multiplexed inputs DAO-7. The address is latched from the inputs DAO-7 by transparent latches controlled by the ALE input. Selection of address source is controlled by the MODE input. The three bit address is decoded into six enable signals for each of the channel areas. These are then gated with Write and Read signals WR and RD and driven to the channel areas over wires 65 4 GB2167922A 4 ICRW. -iD- and WR- input signals are enabled by the CS signal before being distributed within the The modem. The resultant Read control is then used to control the data interface DAO-7 bidirectional transceivers; DT. The transceivers are only driven when the WD- and US--- signals are low.
Reset Circuit.
The rest circuit consists of a latch which is set when a 1' is written into address 0 of bit 0. This causes the 'Reset' condition, RC to be applied to the channels and the clock. Similarly when a '0' is written it will clear the latch. The input RESET acts directly on the output of the latch, causing the Reset condition directly whenever RESET is active. The output of the latch drives the modem reset lines to the rest of the device.
Interrupt Gating.
The interrupt output of the modem is driven in response to any of the six channel WM failure alarms CFA becoming available.
If any of the CDM failure alarms becomes active a pulse is generated which clears an interrupt latch. This sets the output INT active. The output remains active until a read access occurs at 15 address 0. The latch is then set and the signal INT becomes inactive.
Channel Areas.
Division of Channel Areas.
The channel areas may be divided into the following sections as shown in Fig. 9.
a. Command Register.
b. Timing Switchover.
c. WM to N13Z Converter.
d. W to WM Converter.
e. WM Edge Detector.
f. Edge Selection Damping.
9. WM Failure Monitor.
Command Register.
The Command Register, CB is used to store the control byte for the channel which is written to the modem control input. The register consists of latches controlled by the channel write command from the control bus area. The outputs of the latch are driven to the data bus in response to the channel read command. This allows the present status of the channel to be read via the modem data outputs. The outputs of the register are also distributed to the respective channel areas.
Clock Rate Selection.
The clock rate selection circuit receives clock frequencies and window signals from the clock 35 CR SEL generator section. The circuit then selects the correct frequency for 64, 32 and 16Kb/s operation. The control is derived from the command register bits D2, D1 as shown in the Tables A and B below. The resultant signals are distributed to the other channel sections as defined in Table A below.
GB2167922A 5 TABLE A - TIMING SELECTOR-OPTIONS.
SIGNAL 64Kb/s 32Kb/s 16Kb/s TO SECTION 5 WINDOW.1 CW 1 BW 1 AW 1 EDGE DETECTOR WINDOW 2 CW 2 BW 2 AW 2 10 INPUT STROBE 128 DEL 64 DEL 32 DEL CDM/E1RZ (TRUE OR INVERTED) 15 32 16 8 SELECT DAMPING INPUT STROBE 64 32 16 EIRZ/CDX1 CDM GEN STROBE 128 64 32 CLOCK SIGNAL USED 25 TABLE B TRUTH-TABLE TIMING SELECTION.
DATA BIT D2 D1 0 0 CHANNEL RESET/DISABLE 35 0 1 16Kb/s 1 0 1 1 32Kb/s 64Kb/s CD/W to NRZ Converter.
The converter converts the CDM input to NRZ. The Circuit can strobe the CDM in with one of 45 two strobe points STROBE 1 or STROBE 2. The choice is determined by the mode signal from the edge selection circuit ESD.
NRZ to CD/W Converter.
The converter converts the NRZ input data to CDM code. Fig. 10 shows the interface timing.
This section has provision for an adjustable NFIZ input strobe point in response to an input signal ADVAN, When ADVAN=0 the NRZ data is strobed on the positive edge of the channel rate clock, CRC. When ADVAN= 1 the NRZ data is strobed 1 microsecond earlier than the positive edge.
CD/W Edge Detector.
The detector monitors the input CDM waveform in order that the modem clocks the data in at 55 the optimum time. The input stream is compared with the window inputs W1, W2. If any edge occurs within a window then the output signal can change. The output changes if the edge is in the opposite window to that last detected. This output, is then passed to the edge selection damping area ESD. The waveforms are shown in Fig. 11.
Edge Selection Damping ESD.
This circuit consists of a three bit GRAY-CODE up/down counter. The counter counts at the channel rate. It counts up if the strobe input is 1 and down if the strobe input is 0. The count sequence is shown in the Table C below. When the end state is reached the counter remains in that state until the opposite state clocks occur. The result,-the 'MODE' signal, is latched and held until the opposite end state is reached. The effect of this sequence is to only allow a 65 6 GB2167922A 6 change of sampling point after seven -edge-in-window- detections Equivalent to 0.5mS at 32KHz.
TABLE C - EDGE SELECTION DAMPER SEQUENCE END STATE 0 0 0 Mode becomes 101 0 0 1 0 1 1 DOWN = STROBE = 0 10 0 1 0 1 1 0 1 1 1 1 0 1 20 END STATE 1 0 0 UP = STROBE Mode becomes 1 CD/W Failure Monitor.
This circuit monitors the CDM input waveform for the channel and indicates any lack of data by setting bit D6 of the channel status byte. High-going edges of the CDM input causes a latch to be set during a 62. 5ms period. At the end of this period the result is stored. The contents of the store form the 'CDM STATUS'.
The CD1V1 status is fed both to the channel status register and to the interrupt gating;Irea. Fig. 30 12 shows the relationship between the C13M input signal CDMIN, the Reset Latch signal RS, the Latch Output Reset signal LOR, the Result Strobe RS showing the strobe point and the result signal RSLT. When the result signal goes to a 1, CDM is present.
The cross-hatched portions of the CDM input signal are irrelevant.
INTERFACE SIGNAL DESCRIPTIONS.
Control Signals.
Chip Select (CS) active low.
This signal, when active, enables the device to respond to write and read control accesses.
The signal allows memory mapping of the device.
Write Enable (WR) active low.
This signal indicates to the modem that address and data inputs are valid. Data is strobed in the high going edge of the signal.
Read Enable (0) active low.
This signal indicates to the modem that data may be driven onto the data outputs.
Mode active low.
This input determines the type of address input:
MODE= 1 Multiplexed Address/data.
MODE=O Separate Address and data input.
Address Inputs (AO-A2).
These inputs are used for address inputs when MODE=O. The address must remain valid throughout the access. When MODE= 1 these inputs are ignored.
Multiplexed AddressIdata (DAO-7) active high (true).
These signals are bidirectional. In a control access an address is asserted on lines DAO-7 and strobed in by the signal ALE. Data then replaces the address either driven externally (write) or 55 driven by the modem when 05=0.
Address Latch Enable (ALE) active high.
This input is used when MODE= 1. When MODE=O it is ignored. When the signal ALE is high the address on lines DAO-7 is allowed through to the device. On the low going edge of signal ALE the address is latched.
Interrupt Output (INT) active low.
This signal becomes active whenever a CDM failure occurs on any channel. The signal is reset by a read access to channel 0.
RESET Input (RESET) active low.
This signal, when active, resets all internal storage elements of the modem.
7 GB2167922A 7 Traffic Signals.
NRZ Inputs active high (true).
These signals are the NRZ inputs to the modem for channels A-F respectively. Data is strobed in on the positive edge of the channel rate clock. 5 ADVANCE Input (ADVAN) active high (True).
This signal is used to control the input strobe point of the NRZ inputs. When high the NRZ data is strobed in advance of the normal strobe point.
NRZ Outputs active high (True).
These signals are the NRZ receive data outputs of channels A-F respectively. Data is strobed out on the negative edge of the channel rate clock.
CDM Inputs active high (True).
These signals are the CDM received inputs from the line buffers, channels A-F respectively. Data is strobed in 25% from the edges of the CDM signal.
CDM Outputs active high (True).
These signals are the CDM Outputs of the Modem, for channels A-F respectively. Data is 15 strobed out on the negative edge of twice the channel rate clock.
Timing Signals.
1 Megahertz clock input (MEG) active low.
This input provides the master clock for all traffic operations. The timing relationships are shown in Fig. 7 and 13.
Framing Input (FRMG) active low.
This input synchronises the clock dividers within the modem to others externally.
Timings.
The timings for the device interface are shown in the following diagrams:
Fig. 14 Bus Interface Write Cycle.
Fig. 15 Bus Interface Read Cycle.
Fig. 16 Clock and Frame Input Timing.
Fig. 17 NFIZ Timing.
Fig. 18 CDM Timing.
The parameters detailed below are referenced by a number, the corresponding number also 30 appears on the diagrams for easy reference.
BUS INTERFACE MINIMUM(nS) 3 5 REFERENCE PARAMETER REQUIRED 35 General 1 Address to ALE negative edge set-up. 17 2. Address hold after ALE negative edge. 27 3. ALE pulse width. 28 Write Access. 40 4. Required address to WR active set-up.
a. Multiplexed address, 64 b. Non-multiplexed address 28 5. Data set-up before write active. 2 6. Address/CS/data hold after write 45 inactive. 18 7. Chip select to write set-up. 71 8. Write pulse width. 87 MAXIMUM(nS) Read Access 50 9. Chip select to read set up. 33 10. Address to data valid.
a. Multiplexed address. 175 b. Non-multiplexed address. 175 11. Read to data valid. 100 55 12. Read to data drive. 65 13. Read to data tristate. 56 Clock and Frame Input Timing Fig. 16.
8 GB2167922A 8 Value REFERENCE PARAMETER MAX 1 Framing Set-up before MEG positive 6 edge. 37nS 5 2. Framing Hold after MEG positive edge. 59nS 3. Framing inactive to next positive edge. 24nS 4. Framing active after previous positive edge. 57nS 5. Maximum frequency of MEG input 2.5MHz 10 6. Minimum time between transitions of MEG. 60nS (Min) W Timings Fig. 17.
Value 15 REFERENCE PARAMETER Min 1. NRZ input Set-up time. 40nS 2. NRZ input Hold time. 120nS 3. NRZ output data valid from MEG positive edge. 156 (Max) 20 CD/W TIMINGS Fig. 18.
REFERENCE PARAMETER Value 1. CDM output data valid from MEG positive 25 edge. 2 1 OnS (Max) Software Control Interface.
The modem appears to the controlling microprocessor an area of memory, eight bytes long, 30 as shown in Fig. 19. The device is enabled by the 'chip select' input which may be driven by an external memory mapping address decoder. This allows the eight bytes to be placed anywhere in the microprocessors address space. The eight bytes are allocated one per channel, i.e.
channels A-F are bytes-5 (bytes 6 and 7 are reserved). Each channel byte has the following bits:
BIT COMMENT DO D4 Used only on channel 0, device reset.
1 =device reset.
O=remove reset.
D 1,D2 Channel rate control D3 WM loopround control.
1 = loopround.
Determines WM failure state (high or low).
Force WM MONITOR BIT IS ACTIVE '1'.
D5 Force C13M failure bit.
1 =forces a WM failure.
D6 WM failure bit; may be reset by writing a 0'. 50 1 =FAILURE.
D7 WM input strobe edge being used.
Interrupt Mechanisms-CD/I4 Failures The modem has an interrupt output which is activated if a channel WM failure occurs. This is the only event that can cause an interrupt. The method of servicing the interrupt is described in Fig. 20 which shows a flow diagram for WM alarm servicing. The interrupt may also be ignored by the host processor. In this case the WM alarm bit of each channel is polled at regular intervals. The channels may be addressed in any order.

Claims (9)

1. A subscriber line interface modem, for use in a telecommunications system line interface module including telecommunications subscriber signalling circuits, switching circuits and a con trol microprocessor, the modem comprising bus interfacing means, channel means and a clock 65 9 GB2167922A 9 supply means, wherein the bus interfacing means is adapted to receive address, data and control information from the microprocessor and is adapted.to despatch address, date and control information to the microprocessor for evaluation; the channel means includes a non-return to zero/conditional diphase modulation (NRZ/CDM) conversion means arranged to receive from the telecommunication circuits W coded information and despatch CDM information to a telecommunications subscriber line, and a CIZIM/W conversion means arranged to receive CW information from the subscriber line and despatch W coded information to the telecommunications circuits; the processing of information through the modem is controlled by the microprocessor in conjunction with clock signals generated by the clock supply means.
2. A subscriber fine interface modem as claimed in claim 1 wherein, the bus interfacing means includes a data transceiver which receives data from, and transmits data to the micropro cessor, where the data is received and transmitted by a command register associated with each channel means, under the control of channel read and write signals.
3. A subscriber line interface modem as claimed in claim 2 wherein, the command register controls a clock rate selection circuit which selects clock frequencies and window signals for the 15 selection circuit, to operate the selection circuit at frequencies of 64Kb/s, 32Kb/s or 16Kb/s.
4. A subscriber line interface modem as claimed in claim 3 wherein, each channel is provided with an edge detection device which monitors an input CDM waveform and compares it with the window signals so that the modem clocks the data at the optimum time by causing the output signal of the WM/NU conversion means to change only when an edge of the WM waveform 20 coincides with a window of one of the window signals.
5. A subscriber line interface modem as claimed in claim 2, 3 or 4 wherein, the command register generates a loopround control signal which is presented to the CIDIVI/NIRZ conversion means to enable the CDM output signal from the NRZ/CDM conversion means to be looped round to the CW input of the WIVI/NIRZ conversion means to enable the data path to be checked.
6. A subscriber line interface modem as claimed in claims 2 or 5 wherein, the bus interfacing means includes a circuit which receives address information on address input lines, or address information on multiplexed input lines from the data transceiver, and is latched by a latch circuit under the control of the microprocessor prior to being decoded in a decode circuit controlled by 30 the microprocessor to generate the read and write signals for each channel.
7. A subscriber line interface modem as claimed in any preceding claim wherein, the modem is provided with gating means for generating an interrupt signal for despatch to the microproces sor when a CDM channel becomes faulty.
8. A subscriber line interface modem substantially as herein before described with reference 35 to Figs. 1 to 20 of the accompanying drawings.
9. A telecommunications system incorporating a subscriber line interface modem as claimed in any preceding claim.
Printed in the United Kingdom for Her Majesty's Stationery Office, Dd 8818935, 1986. 4235. Published at The Patent Office, 25 Southampton Buildings, London. WC2A 1 AY, from which copies may be obtained.
GB08525508A 1984-11-28 1985-10-16 Subscriber line interface modem Expired GB2167922B (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
GB848430003A GB8430003D0 (en) 1984-11-28 1984-11-28 Subscriber line interface modem

Publications (3)

Publication Number Publication Date
GB8525508D0 GB8525508D0 (en) 1985-11-20
GB2167922A true GB2167922A (en) 1986-06-04
GB2167922B GB2167922B (en) 1988-08-03

Family

ID=10570377

Family Applications (2)

Application Number Title Priority Date Filing Date
GB848430003A Pending GB8430003D0 (en) 1984-11-28 1984-11-28 Subscriber line interface modem
GB08525508A Expired GB2167922B (en) 1984-11-28 1985-10-16 Subscriber line interface modem

Family Applications Before (1)

Application Number Title Priority Date Filing Date
GB848430003A Pending GB8430003D0 (en) 1984-11-28 1984-11-28 Subscriber line interface modem

Country Status (10)

Country Link
US (1) US4811358A (en)
EP (1) EP0183530B1 (en)
KR (1) KR860004374A (en)
AT (1) ATE84180T1 (en)
DE (1) DE3586943T2 (en)
EG (1) EG17443A (en)
ES (1) ES8705176A1 (en)
GB (2) GB8430003D0 (en)
GR (1) GR852855B (en)
NO (1) NO168680C (en)

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5259000A (en) * 1987-08-26 1993-11-02 Hitachi, Ltd. Modulator-demodulator apparatus and system
US4916444A (en) * 1988-03-25 1990-04-10 King Fred N Method and apparatus for mapping communications media
WO1990009062A1 (en) * 1989-01-27 1990-08-09 Dallas Semiconductor Corporation Transceiver with serial control port
US5241402A (en) * 1989-12-04 1993-08-31 Xerox Corporation Concurrent modem control in a reprographic machine
ZA931077B (en) * 1992-03-05 1994-01-04 Qualcomm Inc Apparatus and method for reducing message collision between mobile stations simultaneously accessing a base station in a cdma cellular communications system
KR0174484B1 (en) * 1996-03-13 1999-04-01 김광호 Reset device for modem with fast mode switching function
US7680251B2 (en) * 2005-09-13 2010-03-16 Motorola, Inc. Prevention of an alarm activation and supporting methods and apparatus

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
IT1082802B (en) * 1977-05-02 1985-05-21 Cselt Centro Studi Lab Telecom MICROPROGRAMMED UNIT FOR AN INTEGRATED DATA TRANSMISSION NETWORK TERMINATION EQUIPMENT WITH MO DEMODULATION DEVICE AND FOR THE RELATED CENTRAL EQUIPMENT
US4097695A (en) * 1977-07-11 1978-06-27 Grace Alan G V Asynchronous addressable multiplex system
US4263670A (en) * 1979-05-11 1981-04-21 Universal Data Systems, Inc. Microprocessor data modem
US4324000A (en) * 1980-01-09 1982-04-06 Communications Satellite Corporation Termination circuit for FDM/TDM processors
US4450556A (en) * 1980-10-17 1984-05-22 Northern Telecom Limited Digital signal subscriber loop and interface circuit
US4431867A (en) * 1981-06-15 1984-02-14 Hayes Microcomputer Products, Inc. Modem with low part count and improved demodulator
US4432089A (en) * 1981-12-24 1984-02-14 Motorola, Inc. Digital loop transceiver for interfacing a digital PABX to a digital subscriber set via a subscriber line

Also Published As

Publication number Publication date
KR860004374A (en) 1986-06-20
ES549337A0 (en) 1987-04-16
GB2167922B (en) 1988-08-03
GB8430003D0 (en) 1985-01-09
NO168680B (en) 1991-12-09
NO854656L (en) 1986-05-29
ATE84180T1 (en) 1993-01-15
EG17443A (en) 1989-06-30
GR852855B (en) 1986-03-28
US4811358A (en) 1989-03-07
EP0183530B1 (en) 1992-12-30
GB8525508D0 (en) 1985-11-20
EP0183530A2 (en) 1986-06-04
DE3586943D1 (en) 1993-02-11
ES8705176A1 (en) 1987-04-16
NO168680C (en) 1992-03-18
DE3586943T2 (en) 1993-04-29
EP0183530A3 (en) 1988-09-28

Similar Documents

Publication Publication Date Title
US5805595A (en) System and method for communicating packetized data over a channel bank
US5029163A (en) Synchronous protocol data formatter
US4630263A (en) Time-division multiplex communications control system
US4791639A (en) Communications switching system
US4750168A (en) Channel allocation on a time division multiplex bus
US4603418A (en) Multiple access data communications controller for a time-division multiplex bus
JPH01500074A (en) Adaptive speed multiplexer-demultiplexer
US4556939A (en) Apparatus for providing conflict-free highway access
JP2991046B2 (en) Master-slave communication method
CN101052938B (en) Low latency data packet reception and processing
US4811358A (en) Subscriber line interface modem
US5197065A (en) Distribution mechanism for establishing communications between user interfaces of a communication system
JPS60165143A (en) Data transmitting method and station
EP0183549B1 (en) Subscriber line signalling device for use in a telecommunications system
CA2281589C (en) Method for exchanging signals between modules connected via a bus and a device for carrying out said method
EP0197695B1 (en) Switching arrangements for digital telecommunications exchange systems
EP0325080A1 (en) Protocol and apparatus for the selective scanning of a plurality of lines connected to a communication device
GB2167921A (en) Microprocessor interface device for use in a telecommunications system
US5010548A (en) Scanner interface for the line adapters of a communication controller
US5953539A (en) Service switching point having a direct memory access controller
SU1401469A1 (en) Device for interfacing a computer with controlled objects
SU1432537A1 (en) Device for interfacing subscribers with communication channel
SU1509914A1 (en) Information input device
JP2797419B2 (en) Time slot allocation data setting method
CA1253640A (en) Channel allocation on a time division multiplex bus

Legal Events

Date Code Title Description
732 Registration of transactions, instruments or events in the register (sect. 32/1977)
PCNP Patent ceased through non-payment of renewal fee

Effective date: 19931016