GB2159012A - Millimeter wave frequency synthesizer - Google Patents

Millimeter wave frequency synthesizer Download PDF

Info

Publication number
GB2159012A
GB2159012A GB08510856A GB8510856A GB2159012A GB 2159012 A GB2159012 A GB 2159012A GB 08510856 A GB08510856 A GB 08510856A GB 8510856 A GB8510856 A GB 8510856A GB 2159012 A GB2159012 A GB 2159012A
Authority
GB
United Kingdom
Prior art keywords
frequency
loop
gain
lock
search
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB08510856A
Other versions
GB2159012B (en
GB8510856D0 (en
Inventor
Michael Zelitzki
Yakutiel Josefsberg
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Tadiran Israel Electronics Industries Ltd
Original Assignee
Tadiran Israel Electronics Industries Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Tadiran Israel Electronics Industries Ltd filed Critical Tadiran Israel Electronics Industries Ltd
Publication of GB8510856D0 publication Critical patent/GB8510856D0/en
Publication of GB2159012A publication Critical patent/GB2159012A/en
Application granted granted Critical
Publication of GB2159012B publication Critical patent/GB2159012B/en
Expired legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/16Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop
    • H03L7/20Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a harmonic phase-locked loop, i.e. a loop which can be locked to one of a number of harmonically related frequencies applied to it
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S331/00Oscillators
    • Y10S331/02Phase locked loop having lock indicating or detecting means

Landscapes

  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)

Description

1 GB 2 159 012 A 1
SPECIFICATION Millimeter Wave Frequency Synthesizer
The subject of the invention is the use of a sophisticated frequency translation loop to realize a frequency synthesizer in the millimeter wave range 70 of 36 to 38.6 GHz. The synthesizer consists of a phase-lock loop containing conversion to IF, an automatic loop gain correction system and a sophisticated lock search system. The uniqueness of the loop derives from its ability to function under various conditions by overcoming the difficult problems that exist in this frequency range primarily (a) the maintenance of constant optimum loop parameters, enabling to utilize the entire frequency tuning range of the millimeter wave oscillator and (b) low noise and spurious frequencies products.
The invention is especially concerned with frequency synthesis in the 36 to 38.6 GHz millimeter wave frequency range, and in particular to an automatic loop gain correction system and a sophisticated lock search system, both of which belong to the frequency translation loop.
Indirect synthesizers in this range sufferfrom the instability of the frequency translation loop parameters because of the gain (ARAV) variations of the voltage controlled oscillators (VCO) at millimeterwave frequencies. This gain is not constant; it varies with temperature and time and it is not identical in different oscillators, resulting in gain variations of tens of dB. On the other hand, because of the narrow frequency tuning range and the high cost of millimeterwave oscillators, it is desirable to use one oscillator and to exploit its entire frequency tuning range, in which the gain variation is also several tens of dB. The oscillator gain variations cause variations in the loop gain, resulting in locking with undesirable loop parameters orfailure to lock at all. In the past, various complicated methods were developed to overcome this problem, making wide use of low frequency synthesizers together with multipliers and/or harmonic mixers, or the unavoidable use of several oscillators each operating in its linear frequency tuning range which is only part of the entire range, or the use of an open loop linearizer adapted specially to any VCO with the attending limited operation caused by the severe variations of the oscillator gain.
In accordance with the present invention, there is 115 provided an indirect frequency synthesizer comprising a sophisticated frequency translation loop for operation in the high frequency range including an automatic loop gain correction system and a sophisticated lock search system, said frequency translation loop having an operational capability under a variety of conditions (such as temperature, etc.), and utilizing the entire frequency tuning range of the high frequency oscillator with optimum performance such as low noise and spurious frequencies products.
Due to the automatic loop gain correction and sophisticated lock search systems, the indirect synthesizer of the invention enables the above problems to be overcome. The automatic loop gain correction system makes it possible to ignore variations of VCO's parameters or parameters of any other component in the loop (due to either differences between oscillators, temperature variations, frequency tuning or any other effect). As a result, the entire frequency tuning range of the oscillator can be utilized, while control of the loop gain makes possible a constant frequency translation loop bandwidth, and thus optimum noise and spurious frequencies products. The sophisticated lock search system enables to cover the entire oscillator control voltage variation range without causing severe phase stress and without dependence on the dc gain between the phase detector output and the oscillator control voltage input. This gain varies, in order to compensate the change in the millimeter wave oscillator gain, because of the need to maintain constant loop gain. After the initial loop lock, the loop parameters are measured continuously; if changes occur in these parameters, the loop gain is corrected as is the locking voltage supplied by the search system, without loss of lock and without any disturbance in the loop.
Because the oscillator operates at a high frequency, it has a relatively very high sensitivity to frequency tuning due to changes in the control voltage. Thus, the control voltage must be highly free of noise, including noise generated by the analog components of the loop. Such performance is attained by correctly locating the blocks in the loop, selecting and designing correctly the closed loop components.
All the above circuits are implemented simply, using inexpensive components with low current drains, which are so simple that no microcomputer, software, etc., is required.
The phaselock loop serves as a frequency translator containing an automatic loop gain correction system, a sophisticated lock search system and a low phase noise L-band reference synthesizer. The reference synthesizer output, in the range of 1500 to 1608 MHz, is multiplied and undergoes mixing, by a harmonic mixer, with the main loop oscillator output, which is in the range of 36 to 38.6 GHz, in order to generate a 100 MHz IF. This frequency is compared by the loop phase detector with an identical reference signal. The error voltage, afterfiltering, is supplied for the millimeter wave oscillator control.
The automatic loop gain correction system, which operated when the loop is locked, contains a generator for 90 KHz signal which is injected into the frequency translation loop circuits for sampling this signal at two points in the loop, and a decision and comparison system that varies the loop gain.
Thus, the synthesizer contains a sophisticated lock search system that operates both in the locked and unlocked loop states. This system contains a lock detector, a phase detector and a staircase generator which supplies a coarse tuning voltage to the oscillator. The main loop supplies the fine correction voltage.
The following description in which reference is
2 GB 2 159 012 A 2 made to the accompanying drawings is given in 65 orderto illustrate the invention.
In the drawings:
Figure 1 is a block diagram of the frequency synthesizer, and Figure 2 is a block diagram explaining the operation principle of the automatic loop gain correction system.
The millimeterwave frequency synthesizer 10shown, with its automatic loop gain correction system and a sophisticated lock search system (with 75 which the synthesizer circuits can be implemented effectively and simply) enable the entire frequency tuning range of the millimeter wave VCO to be utilized. This is important, because the VCO is a problematic and expensive component, normally 80 implemented with a Gunn diode or an Impatt diode.
The frequency synthesizer is based on a basic L-band reference synthesizer, which, after multiplication, serves as the local oscillator (LO) of a sophisticated millimeter wave frequency translation loop. The advantages of this method are efficiency, spectral purity and stability.
The frequency translation loop is shown in Figure 1. The basic reference synthesizer (30) operates in the frequency range of 1500 to 1608.333 MHz (in which frequency dividers are still available) and is stabilized by a 1.666667 MHz reference temperature controlled crystal oscillator (TCXO) (20). This reference synthesizer generates 66 frequencies spaced 1.66666.7 MHz apart. The output power from the reference synthesizer is amplified by a power amplifier (35) and the frequency is multiplied by four in a passive multiplier (38). The output from the multiplier is supplied to a harmonic mixer (40), which, by means of the sixth harmonic of the LO and sample of the millimeter wave oscillator (36) which is coupled via a directional coupler (39), generates a MHz IF (according to the formula Fo-6FLO=Fif).
The IF signal is amplified (37) and passed through an AGC amplifier (34), high-pass filter (29), limiter (19) and low-pass filter (15) to the other frequency translation loop components and with a reference crystal oscillator (1) the loop is locked and generates a correction voltage for the millimeter wave oscillator. The function of the AGC amplifier (34) and the high-pass filter (29) is to prevent signals at frequencies lower than 100 MHz from reaching the limiter (19) at too high a level, where harmonics at 100 MHz can be generated and the loop might lock on them (for example, the second harmonic of a signal at 50 MHz, orthe third harmonic of a signal at 33.333 MHz). Variations in the reference synthesizer frequency cause changes in the millimiter wave oscillator (36) frequency in the range of 36 to 38.6 GHz, for a total of 66 frequency channels spaced at intervals of 1.666667x4x6=40 MHz. The reference synthesizer must be very stable and have very low phase noise, since its frequency and phase noise are multiplied by 4x6=24. Forthis reason, the reference signal source is a TCXO. On the contrary, the reference frequency (100 MHz) of the frequency translation loop is summed to the millimeter wave oscillator frequency, and its instability is negligible with respect to the millimeter wave frequency. As a result, an ordinary crystal source can be used for this purpose.
The IF signal at an angle of 0,, and the reference signal at an angle of 01 pass through a O'splitter (4) and a 90' splitter (2) and are supplied to the phase detector (3), which generates an output voltage proportional to sin E), and to the lock detector (8), which generates an output voltage proportional to cos 0.. The two detectors are implemented with ordinary mixers. The correction voltage generated at the phase detector (3) passes through a summing amplifier (5) (with gain equal to A) to a digital-to-analog converter (DAC) (22), which acts as a controlled variable attenuator in the range of 1 to 1/100, whose function is to maintain constant loop gain. The DAC attenuation varies according to the gain variations of other components in the loop, principally the millimeterwave oscillator. From the DAC, the correction voltage is supplied to a summing amplifier+filter F(s) (31), which is the principal filter in the loop. At this point, the lock search voltage is added, and the sum voltage at the amplifier output is supplied as a control voltage to the millimeter wave oscillator (36) for frequency determination. Since in certain cases the oscillator gain (AF/AV) is very high, reaching up to 150 MHz/V, the active analog circuits in the loop path must be designed carefully, particularly with regard to internal noise output, in order to prevent a noisy control voltage, which would result in high phase noise at the frequency synthesizer signal output. Accordingly, it must be ensured that the correction voltage in the loop path does not decrease to a level approaching the internal noise level of the components. The correction voltage is therefore amplified by a factor of A in a summing amplifier (5) before being supplied to the DAC (22), which attenuates it back. In addition, the filter (31), which in an open loop is very narrowband, must be the last active element before the millimeter wave oscillator, thus, the internal noise of the components is greatly filtered. The components themselves must have relatively low internal noise.
The automatic loop gain correction system corrects the DAC attenuation in accordance to the open-loop gain measurement. This measurement is performed continuously and only when the loop is locked. The attenuation correction is performed in discrete increments and only when the gain deviation exceeds a definite value. The measurement method is based on injection of a signal into the locked loop at such a low level that it is not noticeable at the millimeter wave oscillator output as shown in Figure 2.
For performing the theoretical computation, let us define:
H(s)=loop transfer function =damping factor w,,=natural frequency w,,, =injected signal frequency The signals are defined in Figure 2.
3 GB 2 159 012 A 3 H(s)=-= Cli S 2 +2(A),,s +WJ E),, 2w,s +WJ From the definition of the loop, we obtain:
Vd(s) Vx(s) V1(s)=Vx(s)+Vd(s) From which it follows that:
V, (S) Vd(s) - =1 + -=1 -H(s) Vx(s) Vx(s) By dividing the appropriate equations and substituting, we obtain:
Vd(s) -H(s) 2w,s+()n2 V, (S) 1 -H (s) s2 After substituting s=jw,,, we obtain:
WM Vd(jwm) 2i-W+1 n VAWM) I wm 12 W, After computing the absolute value, we obtain:
A Vd V, 2 \/42 +1 n 2 (On In orderforthe injected signal notto modulatethe millimeter wave oscillator significantly, it is desirable that the Vd signal level be very low. If the ratio of the two signal levels (equation A) will be greater than unity, the signal V, will be that low that it might be "lost" in the noise. It is therefore 20 requiredthat:
Vd:l V, In our case, because of disturbance considerations, a modulation frequency as low as possible is required, thus determining:
After substitution in equation A, we obtain:
Wrn 1 4 -4' C,)M.12_1=0 C0n W, The general solution to this equation is:
2 =22+ 'f4C+ 1 An d fo r = 0.707, we o bta i n:
wm B =1.554 W, In our case, because of phase noise and lock speed considerations, a relatively high value Of Wn is required, so that the frequency has been set as:
fm=90 KHz As a result:
I Vd =1 V, KHz fn=-=58 KHz 1.554 In Figure 1, the 90 KHz oscillator (6) injects the test signal into the summing amplifier (5); voltage Vd appears at the input to the summing amplifier and voltage V, at the output of a 1/A attenuator (7) following the summing amplifier. At these points the voltages are very low, on the order of 10 mV, which is equivalent to a frequency modulation index of 0.05 in the millimeter wave oscillator. This value is sufficiently low so as not to cause disturbance in most cases of operation with angle modulation. In those cases where disturbance does still exist, the frequency of the injected signal (fm) can be changed so that it is not in the transmitted information range, in order to eliminate the disturbance. Each of these signals passes through a very narrow band-pass filter (9), 0 0), which filters the signal out of the large amount of noise. These filters are implemented as active filters with very high Q. The filter signals are supplied to sophisticated peak detectors (11), (12), which convert them to dc voltages proportional to the signal levels. The dc voltages are supplied to a differential amplifier (16), whose output voltage is proportional to Vd-V1. That is, in the desired condition, when Vd=Vl, the voltage becomes zero. From equation A and the parameter definitions, it can be seen that when Vd>Vl (that is, the output voltage from the differential amplifier is positive), (-On and so the open-loop gain are too high, and it follows that the DAC attenuation must be increased. When Vd<Vl (that is, the output voltage from the differential amplifier is negative),, w, and so the open-loop gain are too low, and the DAC attenuation must be reduced. The voltage at the differential amplifier output (16) is supplied to a window voltage comparator (21) which, when 4 GB 2 159 012 A 4 JVd-V1 I exceeds a definite value, activates a 12.5 Hz square wave generator (25). The square wave generator operates a counter (24), whose function is to vary the DAC attenuation incrementally. The output of the differential amplifier (16) is also connected via an AND gate (26) to an input of the counter, which, in accordance with a logic level (that is, in accordance with the sign of Vd-Vl) controls the direction of counting (count-up or count-down) that means reducing or increasing the DAC attenuation. The automatic loop gain correction system can operate only when the loop is locked. In the case of no lock, it is indeed true that (Vd-V,)O, a state that operates the counter, but the sign can change randomly, and with it the direction of counting. Forthis reason, the Lock Ind indication is also supplied to the AND gate (26) and causes the counterto count in a defined direction in the event of no lock. The outputfrom the counter (24) consists of five bits-that is, a count of 32 different words. To 85 cover the entire required variation range, the DAC input comprises 10 bits-that is, 1024 different words, causing linear variation of the attenuation.
The PROM (23) operates as an interface and converts the 32 counter words to DAC words, which 90 cause variation of the attenuation overthe entire range, but in 32 logarithmic increments. The voltage window in the window voltage comparator (21) is designed so that three increments will nominally be included in it, to leave room for unplanned parameter changes. The level of voltages Vd and V, need not be accurate, since the system causes the difference between them to approach zero, and as a result, a change in the voltage level will not affect the ability of performing automatic gain correction, 100 but affect only the number of increments that are included in the window of the window voltage comparator.
In summary, the automatic loop gain correction system operates when the loop is locked, 1 continuously measures the open loop gain and corrects the gain in the proper direction when necessary. The correction is made after initial locking or during operation if loop parameters have changed; it occurs in a manner that does not affect 110 the millimeter wave output signal of the frequency synthesizer. The gain is corrected incrementally and not continuously, thus avoiding a complicated situation involving an additional closed loop in the phaselock loop. The gain correction range is in a ratio of 100: 1 (40 dB), which is a very wide range that enables to operate various varactor- controlled oscillators at a frequency control voltage actually starting at OV and extending up to the breakdown voltage.
The sophisticated lock search system accomplishes the search by means of a staircase generator, which causes a small discrete increments change in the millimeter wave oscillator control voltage. Contrary to other methods in which the search voltage is no longer supplied after lock is detected and the loop must compensate for this voltage by phase stress and/or high dc gain between the phase detector output and the oscillator control voltage input, in the system described here the 130 search voltage maintains its last value from before the search was stopped, even after the system has detected lock and the search has been stopped. Since there is no need for severe phase stress, the lock detection circuits cause the search to stop only for a small value of the angle 6.. In addition, this angle is also corrected in a locked loop, with no detectable disturbance, when loop parameters have changed during operation.
The lock detection circuits are based on the lock detector (8), which generates an output voltage proportional to cos 0., and the phase detector (3), which generates an output voltage proportional to sin 0, In the case of lock without phase stress (0,,=0), the output voltage from the lock detector is cos O'=1 (in the case of lock on an image frequency, the voltage will be cos 180'=-1), and the output voltage from the phase detector is sin O'=0. In the case of unlock, the output voltage from both detectors is zero. Thus, for initial detection of lock it is necessary to detect a voltage at the lock detector output (cos 0.), where the level of the voltage corresponds to the phase stress defined as a threshold. This phase stress must usually be relatively large because of the inability of a phase detector to be precise in generating a voltage in excess of a definite threshold level. After the initial lock, the phase detector (sin Oe) starts operating normally, and the search continues, with the objective of reaching a zero level at the output of this phase detector. The phase detector output voltage will be positive for positive phase stress and negative for negative phase stress. It follows that by identifying the polarity of the voltage it is possible to decide upon the direction of search-that is, whetherto increase or decrease the voltage.
In Figure 1, the output voltage from the lock detector (cos 6J (8) passes through a 1 KHz lowpass filter (14) (whose function is to attenuate the noises accompanying the voltage, particularly the signal at 90 KHz) to a threshold comparator (18), which decides on the existence of lock for phase stress of no more than 40'. A logic signal at the threshold comparator output is supplied to AND gates (26), (27), (28). The output voltage from the phase detector (sin 0J, after amplification by a summing amplifier (5), also passes through a lowpass filter (13) (which performs the same function as (14)) and is supplied to a window voltage comparator (17), which causes stop of search for phase stress of no more than 20'. A logic signal at the window voltage comparator output is supplied to an AND gate (28), which activates a 500 Hz square-wave generator (33) when necessary. This signal source operates a staircase generator (32), which generates the search signal that passes through a summing amplifier+filter (31) to the closed loop path and is added to the voltage in the closed loop. AND gate (28) stops the lock search only if it receives such an instruction from both the lock detector (cos E),,) and the phase detector (sin E)e); that is, when lock has been detected by the lock detector (cos 3e), and the phase stress does not exceed the permissible value. The output of the low-pass filter (13) is also connected via another GB 2 159 012 A 5 AND gate (27) to an input of the staircase generator which, according to a logic level (that is, according to the polarity of phase stress) controls the search direction, which means increase or decrease of the voltage. The phase detector (sin Oe) can operate only when the loop is locked. In the case of unlock, the voltage obtained at its output is zero and the direction of search is undefined. For this reason, the Lock Ind indication is also supplied to AND gate (27) and causes a defined direction of search in the case of unlock. The staircase generator is implemented by a counter and a resistor network connected to eight of the outputs of the counter, which enable 256 voltage steps that cover the entire voltage range required for the search; in this case 0 to 3OV. The phase stress, which is identical for each step, depends on the dc gain between the phase detector output and the oscillator control voltage input. This gain varies because of changes in the DAC states, 80 and as a result of the gain variation the phase stress is different for each step. The greatest stress occurs for the lowest gain-that is, in the state of maximum DAC attenuation. For this state, the gain has been designed so that nominally four steps will be included in the search stop range of the phase detector ( 20'), in order to leave room for unplanned parameter changes. The accuracy of the decisions made by the phase detector window voltage comparator is not significant, since the system wishes the phase stress to approach zero. It follows that inaccuracy will not affect the lock capability, but rather only the number of steps that are included in the 20 range.
In summary, the sophisticated lock search system 95 first operates when the loop is unlocked on the lock detector control; after lock, the search system continues to correct the phase stress in the right direction according to the phase detector control, down to minimum phase stress. This correction is 100 accomplished after initial lock or during operation if loop parameters have changed; the correction does not affect the millimeter wave output signal of the frequency synthesizer. The sophisticated lock search system makes lock possible in the entire oscillator control voltage range with small maximum phase stress corresponding to one search voltage step, which is approximately mV, independently of the dc gain (which also is low) between the phase detector output and the oscillator control voltage input. This performance makes possible more flexibility in implementing this part of the loop; such flexibility is required in the present case for adding another component-the DAC.
The speed of lock search and phase zeroing is 115 limited in unlock state by the bandwidth of the summing amplifier+filter (31), and in lock state by the bandwidth of the locked loop. The relation of this speed to the loop gain correction speed is determined by a computation that shows that lock is 120 possible in a range of every 10 continuous gaincorrection steps. This initial lock does not occur with the optimum parameters, but at this stage the lock detection and gain correction circuits can function and bring the loop to the optimum state, If one lock 125 search cycle is performed for every 10 gain correction steps, then in one gain correction cycle 3211 0=3.2 lock search cycles will occur, and the number of five cycles has been selected with a safety factor. If the lock search rate is 500 Hz for each step, the gain correction rate will be 3215 2561500 =12.5 Hz.
The automatic loop gain correction and the sophisticated lock search systems, as described above, enable to implement the millimeter wave frequency synthesizer by using one millimeter wave oscillator over its entire frequency tuning range and over a wide temperature range (which causes a severe parameters variation). Replacing the millimeter wave oscillatorwith one having different parameters does not bring about changes in the frequency translation loop. These circuits enable to overcome automatically all the problems involved in such a synthesizer and particularly makes possible compensation for parameter changes, during continuous operation without disturbance. It is actually possible to vary the frequency of the frequency synthesizer over the entire tuning range without loss of lock. The frequency translation loop is matched in this case to a particular synthesizer, but it can be adapted easily to any other synthesizer that has similar problems. The frequency translation loop circuits are implemented simply and economically, with no need for a micro-computer to control the operations. All the components other than the operational amplifiers are implemented with CMOS technology, with very low power consumption but suff iciently fast for the requirements of the circuits.
It will be understood that the foregoing description in which reference is made to the accompanying drawings is given for purposes of illustration only and thatvarious departures can be made therefrom within the ambit of the invention.

Claims (22)

1. An indirect frequency synthesizer comprising a sophisticated frequency translation loop for operation in the high frequency range including an automatic loop gain correction system and a sophisticated lock search system, said frequency translation loop having an operational capability under a variety of conditions (such as temperature, etc.), and utilizing the entire frequency tuning range of the high frequency oscillator with optimum performance such as low noise and spurious frequencies products.
2. Afrequency synthesizer according to claim 1, operating in the millimeter wave frequency range.
3. A frequency synthesizer according to either of claims 1 or 2, comprising said automatic loop gain correction system means, having a wide dynamic range, for utilizing the entire frequency tuning range of the voltage-controlled oscillator and/or for interchanging oscillators with different parameters, while retaining constant optimum lock condition.
6
4. A frequency synthesizer according to claim 3, including signal injection means into a locked loop, at a low level andlor at a frequency not in the transmitted information range, for measuring the open-loop gain continuously without noticeable disturbance in the output signal when the loop is locked.
5. Afrequency synthesizer according to either of claims 3 or 4, wherein continuous measurement of the open-loop gain when the loop is locked, is used 65 for correction of the loop gain accordingly and automatically.
6. A frequency synthesizer according to any one of claims 3 to 5, including means for decision on gain correction based on the voltage difference [Vd-V11 approaching zero, for injecting a test signal at a level that is not particularly precise.
7. A frequency synthesizer according to any one of claims 3 to 6, including measurement means of the polarity of the voltage difference Vd-V1, for providing information regarding direction of the gain correction (increasing or decreasing the gain).
8. A frequency synthesizer according to any one of claims 3 to 7, wherein provided information regarding direction of the gain correction, and 80 appropriate controlled correction speed, is used for correction of the loop gain during operation of the frequency synthesizer without noticeable disturbance in the output signal.
9. Afrequency synthesizer according to any one of 85 claims 1 to 8, comprising said sophisticated lock search system means, for covering the entire oscillator control voltage range:
a. Without causing severe phase stress; and b. Independently of the dc gain between the phase 90 detector output and the oscillator control voltage input, making variable gain possible.
10. A frequency synthesizer according to any one of claims 1 to 9, wherein staircase generator means is used to generate search voltage, for maintaining the search voltage at its final value before the search stop, even after the lock detection and the search process stop.
11. Afrequency synthesizer according to either of 45 claims 9 or 10, wherein search voltage means that is 100 maintained even after the search stop, is used for lock with minimum phase stress and low dc gain between the phase detector output and the oscillator control voltage input. 50
12. A frequency synthesizer according to anyone 105 of claims 9 to 11, wherein lock at low de gain between the phase detector output and the oscillator control voltage input, is used for operation independently of this gain. 55
13. A frequency synthesizer according to any one GB 2 159 012 A 6 of claims 9 to 12, including lock detector (cos e.) means and phase detector (sin e.) means, for detecting initial lock by means of the lock detector and continuation of the search according to the phase detector control down to minimum phase stress.
14. A frequency synthesizer according to any one of claims 9 to 13, including use of phase detector (sin e.) means based on its output voltage approaching zero, for correction of the phase stress to a minimum, without special accuracy requirements for the components involved, as opposed to the case of the lock detector.
15. A frequency synthesizer according to any one of claims 9to 14, including measurement means of the polarity of the phase detector output voltage, for providing information regarding direction of the search (increasing or decreasing the voltage).
16. A frequency synthesizer according to any one of claims 9 to 15, wherein provided information regarding direction of the search, and appropriate controlled search speed, is used for correction of the phase stress during operation of the frequency synthesizer without noticeable disturbance in the output signal.
17. A frequency synthesizer according to any one of claims 1 to 16, wherein frequency translation loop means circuits is designed correctly, for a noise-free control voltage, which in a high frequency (such as millimeter wave) synthesizer (in which the oscillator gain ARAV, is very high) results in a low-phasenoise output signal.
18. A frequency synthesizer according to any one of claims 1 to 17, comprising frequency translation loop means at a low frequency relatively to output signal frequency, for using a reference source that is not particularly stable.
19. A frequency synthesizer according to any one of claims 1 to 18, comprising a frequency translation loop including high-pass filter means in the IF path following the harmonic mixer, for preventing lock on harmonics at frequency of 100 MHz of signals at frequencies lowerthan 100 MHz.
20. Afrequency synthesizer according to any one of claims 1 to 19 comprising universally implemented frequency translation loop means at a low frequency, for matching the loop easily to any other frequency synthesizer.
21. An indirect frequency synthesizer, as defined in claim 1, substantially as hereinbefore described and with reference to the accompanying drawings.
22. A method of frequency synthesis, substantially as hereinbefore described and with reference to the accompanying drawings.
Printed for Her Majesty's Stationery Office by Courier Press, Leamington Spa. 1111985. Demand No. 8817443. Published by the Patent Office, 25 Southampton Buildings, London, WC2A lAY, from which copies may be obtained.
GB08510856A 1984-05-01 1985-04-29 Millimeter wave frequency synthesizer Expired GB2159012B (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
IL71718A IL71718A (en) 1984-05-01 1984-05-01 Millimeter wave frequency synthesizer

Publications (3)

Publication Number Publication Date
GB8510856D0 GB8510856D0 (en) 1985-06-05
GB2159012A true GB2159012A (en) 1985-11-20
GB2159012B GB2159012B (en) 1988-06-15

Family

ID=11055033

Family Applications (1)

Application Number Title Priority Date Filing Date
GB08510856A Expired GB2159012B (en) 1984-05-01 1985-04-29 Millimeter wave frequency synthesizer

Country Status (5)

Country Link
US (1) US4614917A (en)
DE (1) DE3515569A1 (en)
FR (1) FR2563666B1 (en)
GB (1) GB2159012B (en)
IL (1) IL71718A (en)

Families Citing this family (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4810974A (en) * 1987-06-26 1989-03-07 Texas Instruments Incorporated Drift compensated digitally tuned voltage controlled oscillator
DE3825664A1 (en) * 1988-07-28 1990-02-01 Plath Naut Elektron Tech Phase-locked loop with automatic compensation for nonlinearities
US5162762A (en) * 1991-03-25 1992-11-10 At&T Bell Laboratories Phase-lock loop with adaptive scaling element
US5239271A (en) * 1991-11-01 1993-08-24 Ben Efraim Gideon Microwave synthesizer
US5220293A (en) * 1991-12-19 1993-06-15 Sun Microsystems, Inc. High reliability phase-locked loop
JP2945545B2 (en) * 1992-04-02 1999-09-06 三菱電機株式会社 PLL circuit device and phase difference detection circuit device
US5384550A (en) * 1992-09-18 1995-01-24 Rockwell International Corporation Loop transient response estimator for improved acquisition performance
US5371480A (en) * 1992-12-04 1994-12-06 Telefonaktiebolaget L M Ericsson Step controlled signal generator
US5317285A (en) * 1993-02-26 1994-05-31 Motorola, Inc. Frequency synthesizer employing a continuously adaptive phase detector and method
US5414741A (en) * 1993-10-14 1995-05-09 Litton Systems, Inc. Low phase noise oscillator frequency control apparatus and method
JP3364358B2 (en) * 1995-04-28 2003-01-08 ローム株式会社 Oscillator automatic adjustment circuit
JP3313998B2 (en) * 1997-03-17 2002-08-12 日本プレシジョン・サーキッツ株式会社 Phase locked loop
IT1303868B1 (en) * 1998-11-25 2001-03-01 Italtel Spa METHOD AND CIRCUIT TO TRANSFER THE ANGULAR MODULATION OF AN INTERMEDIATE FREQUENCY SIGNAL TO A MICROWAVE CARRIER USING A PLL
US6396355B1 (en) * 2000-04-12 2002-05-28 Rockwell Collins, Inc. Signal generator having fine resolution and low phase noise
US7315601B2 (en) * 2003-03-13 2008-01-01 Texas Instruments Incorporated Low-noise sigma-delta frequency synthesizer
US9397613B2 (en) 2014-10-03 2016-07-19 Short Circuit Technologies Llc Switching current source radio frequency oscillator

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4568888A (en) * 1983-11-08 1986-02-04 Trw Inc. PLL Fast frequency synthesizer with memories for coarse tuning and loop gain correction

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DD107829A1 (en) * 1973-12-04 1974-08-12
FR2295622A1 (en) * 1974-10-25 1976-07-16 Thomson Csf RESEARCH AND OSCILLATOR PHASE LOOP WITH SUCH A LOOP
US3958186A (en) * 1975-03-10 1976-05-18 Motorola, Inc. Wideband phase locked loop transmitter system
US4077016A (en) * 1977-02-22 1978-02-28 Ncr Corporation Apparatus and method for inhibiting false locking of a phase-locked loop
US4131862A (en) * 1977-10-13 1978-12-26 Sperry Rand Corporation Phase lock loop with narrow band lock-in and wideband acquisition characteristics
US4279018A (en) * 1979-03-06 1981-07-14 Nasa PN Lock indicator for dithered PN code tracking loop
US4410860A (en) * 1980-12-31 1983-10-18 Rca Corporation Frequency synthesizer with learning circuit
FR2511563B1 (en) * 1981-08-14 1986-05-16 Trt Telecom Radio Electr PHASE LOCKING DEVICE FOR PROVIDING SIGNALS WHOSE FREQUENCY MAY VARY ON A WIDE RANGE

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4568888A (en) * 1983-11-08 1986-02-04 Trw Inc. PLL Fast frequency synthesizer with memories for coarse tuning and loop gain correction

Also Published As

Publication number Publication date
GB2159012B (en) 1988-06-15
GB8510856D0 (en) 1985-06-05
IL71718A0 (en) 1984-09-30
US4614917A (en) 1986-09-30
IL71718A (en) 1990-01-18
DE3515569A1 (en) 1985-11-07
FR2563666A1 (en) 1985-10-31
FR2563666B1 (en) 1988-12-30

Similar Documents

Publication Publication Date Title
US4614917A (en) Millimeter wave frequency synthesizer with automatic loop gain correction and sophisticated lock search systems
US5130671A (en) Phase-locked loop frequency tracking device including a direct digital synthesizer
US3882412A (en) Drift compensated phase lock loop
Walls et al. Extending the range and accuracy of phase noise measurements
US4503401A (en) Wideband phase locked loop tracking oscillator for radio altimeter
US5258724A (en) Frequency synthesizer
US4495473A (en) Digital phase shifting apparatus which compensates for change of frequency of an input signal to be phase shifted
US4723216A (en) Digital frequency-locked loop for use with staggered sampling systems
US5184092A (en) Phase-locked loop frequency tracking device including a direct digital synthesizer
US4791378A (en) Phase-locked loops
US7420433B2 (en) Phase lock loop RF modulator system
US4245196A (en) Highly-linear closed-loop frequency sweep generator
KR940005513B1 (en) Analog digital pll
US6333679B1 (en) Phase locked loop arrangement in which VCO frequency is a fraction of reference frequency
US6031426A (en) Phase locked loop with digital vernier control
US4318055A (en) Digitally controlled phase lock distillator system
CA1078471A (en) Offset local oscillator
SE9402321D0 (en) Digital phase comparator
US4426627A (en) Phase-locked loop oscillator circuit utilizing a sub-loop with a second phase comparator
US4688003A (en) Feed-forward error correction for sandaps and other phase-locked loops
US5757221A (en) Analog arithmetic circuit
GB2267401A (en) Frequency synthesizer
US4039966A (en) Phase-lock loop circuit
US11038513B1 (en) Phase-locked loop with reduced frequency transients
RU2113763C1 (en) Tracing receiver of wide-band signal

Legal Events

Date Code Title Description
PCNP Patent ceased through non-payment of renewal fee

Effective date: 19950429