GB2133560A - Circuit for monitoring the frequency of signal for controlling choppers of electric cars - Google Patents

Circuit for monitoring the frequency of signal for controlling choppers of electric cars Download PDF

Info

Publication number
GB2133560A
GB2133560A GB08300098A GB8300098A GB2133560A GB 2133560 A GB2133560 A GB 2133560A GB 08300098 A GB08300098 A GB 08300098A GB 8300098 A GB8300098 A GB 8300098A GB 2133560 A GB2133560 A GB 2133560A
Authority
GB
United Kingdom
Prior art keywords
signal
frequency
shift register
logic level
chopper control
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB08300098A
Other versions
GB2133560B (en
GB8300098D0 (en
Inventor
Toshiaki Awano
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Mitsubishi Electric Corp
Original Assignee
Mitsubishi Electric Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Mitsubishi Electric Corp filed Critical Mitsubishi Electric Corp
Priority to GB08300098A priority Critical patent/GB2133560B/en
Publication of GB8300098D0 publication Critical patent/GB8300098D0/en
Publication of GB2133560A publication Critical patent/GB2133560A/en
Application granted granted Critical
Publication of GB2133560B publication Critical patent/GB2133560B/en
Expired legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01TSPARK GAPS; OVERVOLTAGE ARRESTERS USING SPARK GAPS; SPARKING PLUGS; CORONA DEVICES; GENERATING IONS TO BE INTRODUCED INTO NON-ENCLOSED GASES
    • H01T13/00Sparking plugs
    • H01T13/58Testing
    • H01T13/60Testing of electrical properties
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R23/00Arrangements for measuring frequencies; Arrangements for analysing frequency spectra
    • G01R23/02Arrangements for measuring frequency, e.g. pulse repetition rate; Arrangements for measuring period of current or voltage
    • G01R23/15Indicating that frequency of pulses is either above or below a predetermined value or within or outside a predetermined range of values, by making use of non-linear or digital elements (indicating that pulse width is above or below a certain limit)

Abstract

A circuit is disclosed for monitoring the frequency of a signal for controlling choppers of electric cars. The phase of a control signal from a generator (1) is compared by a comparator (5) with the phase of a reference frequency signal produced by a reference-frequency signal generator (2). When the phase difference which is greater than a predetermined value is sustained continuously for more than a predetermined period of time, an alarm is produced by an alarm circuit (6). <IMAGE>

Description

SPECIFICATION Circuit for monitoring the frequency of signal for controlling choppers of electric cars The present invention relates to a circuit for monitoring the frequency of output signal produced by a signal generator, and more specifically to a circuit for monitoring the frequency deviation of a chopper control signal supplied to chopper controllers of electric cars.
In the chopper controllers of electric cars, high-frequency electric currents generated by the chopping operation effect, as a noise source, several kinds of traffic signal equipment. Therefore, it is desirable to be suitably selective with the chopping frequency such that it and its harmonics do not fall within the frequency region of the signal of such equipment. However, the frequency of chopper control signal to be supplied to the chopper controller may change or deviate due to some causes, such as an abnormal condition developed in the oscillator circuit that generates the chopper control signal.If such a frequency deviatton causes the higher harmonics of the chopping frequency to fall within the frequency region of the traffic signals that are being used for the signal equipment, the chopping-frequency having large energy is interruptive of the signal equipment to cause then to operate erroneously. Such a state should, therefore, be detected quickly.
Namely, means should be provided which monitors the frequency of the chopper control signal, and which produces an alarm in case the frequency deviates by more than a predetermined value.
The object of the present invention, therefore, is to provide a monitoring circuit which monitors the frequency of the chopper control signal, and which produces an alarm when the frequency deviates by more than a predetermined value for more than a predetermined period of time.
Another object of the present invention is to provide a monitoring circuit which monitors any abnormal operation that may develop in the circuit which generates the chopper control signal.
The present invention, provides a circuit for monitoring the frequency of a chopper control signal for controlling choppers of electric cars, comprising: means for generating a reference frequency signal which has a frequency which is an integral number of times the frequency of the chopper control signal; means for generating a compare pulse signal responsive to the product between said reference frequency signal and said chopper control signal; means which divides the frequency of said frequency signal to generate a reference pulse signal of a nominal frequency for producing said chopper control signal; comparator means which compares the phase between said compare pulse signal and the said reference pulse signal to produce an error signal of a predetermined logic level when the phase difference between the two pulse signals becomes greater than a predetermined value; and alarm means for producing an alarm responsive to said error signal generated by said comparator means.
One embodiment of circuit, in accordance with the invention, will now be described, by way of example only, with reference to the accompanying drawings in which: Figure 1 is a block diagram of a circuit for monitoring chopper control signals, and Figure 2 is a diagram which illustrates operation timings of the circuit shown in Fig. 1.
Fig. 1 illustrates a circuit in which a chopper control signal to be monitored is produced by a chopper control signal generator 1, and is supplied to a chopper controller which is not shown and to a circuit in accordance with the present invention which will be mentioned later. Preferably, the signal generator 1 consists of an oscillator OSC1 that is controlled by a quartz oscillator device, and a frequency divider DV1 which divides the frequency of the signal generated by the oscillator OSC1.
The outputs of the frequency divider DV1 serve as a chopper control signal.
Provision is further made of a reference frequency signal generator 2 which has an oscillator OSC2 and a frequency divider DV2, that are constructed in the same manner as the oscillator OSC1 and the frequency divider DV1 respectively. An output of the oscillator OSC2 is supplied to a pulse generator 3, and an output of the frequency divider DV2 is supplied to a reference pulse generator 4. The pulse generator 3 includes flip-flops FF1 and FF2 that are connected in cascade for dividing the frequency of the output signal produced by the oscillator OSC2, and a flip-flop FF3 which receives the output of the flip-flop FF2 at a clock input T and which receives the output of the frequency divider DV1 at a data input D. The output of the oscillator OSC2 is further input to a flip-flop FF4 of the reference pulse generator 4 for dividing the frequency thereof.An output Q of the flip-flop FF4 is sent to a clock input T of a flip-flop FF5. An output Q of the flip-flop FF5 is sent to a clock input T of a D-type flip-flop FF6 of which a data input D is connected to the output termi nal of the frequency divider DV2. The output Q of the flip-flop circuit FF6 corresponds to the output of the reference pulse generator 4 and is sent to a comparator 5.
The comparator 5 consists of a four-stage shift register SHF1 which receives the output Q of the flip-flop FF3 at a right shift input R, and the output Q of the flipflop FF6 at a left shift input L for respectively introducing the logic levels 1 and 0 in a shifting manner, an eight-stage shift register SHF2 which introduces the output Q from the final stage of the register SHF1 in a shifting manner with the clocking of a clock signal, and an OR gate OR which is connected to outputs of each of the preselected stages, such as odd or even stages of the shift register SHF2. An output of the OR gate OR is sent to the base of a transistor TR of an alarm circuit 6.
The alarm circuit 6 consists of a transistor TR that operates as an emitter-grounded am plifier, the collector thereof being connected to a transformer TG that serves as a load, and the base thereof being connected to the output of the OR gate, a rectifier REC for rectifying the secondary output of the transformer TF, and a relay RLY which is actuated by the d-c output signal sent from the rectifier REC.
In operation, when each of the portions of the circuit operates normally, as illustrated in Fig. 2, the oscillator OSC2 generates the frequency reference signal in the form of a continuous pulse train, and the frequency divider DV1 sends a frequency-divided output to the input D of the flip-flop FF3, the frequency-divided output being rendered to assume a high level during the second to fifth pulse of the reference signal, and being rendered to assume a low level during the sixth to nine pulse of the ninth reference signal.
With such arrangements, provision is further made that the flip-flop FF3 generates a compare signal only responsive to the third pulse of the reference signal. The compare signal is thereafter produced every after eighth pulse of the reference signal, i.e., produced at the 11th, 1 9th pulse etc., whereby the shift registers SHF1 introduces logic level 1 in a shifting manner with the activation of the right shift input R.
On the other hand, the flip-flop FF6 of the reference pulse generator 4 introduces, via its data input D, the outputs of the frequency divider DV2 for sampling the output Q of the flip-flop circuit FF5 to generate pulses which respectively coincide with the fourth, tenth and sixteenth pulse of the reference signal, so that the shift register SHF1 introduces logic level 0 in a shifting manner with the activation of the left shift input L. Since the right shift and left shift take place alternately, the shift register SHF1 provides a signal to the shift register SHF2, which changes between high and low level alternately. Therefore, all output digits of the shift register SHF2 are simultaneously rendered to be 1 or 0 to allow generation of pulses from the OR gate.The pulses are then amplified by the transistor TR, and are in turn supplied to the rectifier REC via the transformer TF. The resulting d-c signal from the rectifier than energizes the relay RLT. So long as the relay RLY is being energized for holding the NC contact (not shown) open, no alarm is produced.
However, in case in abnormal condition develops in the oscillator OSC1 as the oscillation frequency becomes greater than a nominal frequency, the right shift input R of the shift register SHF1 is continuously activated, or is activated for longer time than that of the left shift input L, so that the shift register SHF1 continues shifting toward the right. Accordingly, the output Q of the shift register SHF1 allows maintenance of a high level so that the OR gate receives all high level inputs for holding the transistor TR in the conductive state, and the rectifier REC produces outputs of low level. The relay RLY therefore is deenergized to close the NC contact, and thus the alarm is produced.
As will be obvious from the above description, an unequal number of pulses supplied from the right shift input R and the left shift input L of the shift register SHF1 will cause the shift register SHF2 continuously to produce an output of either high or low level.
Such a condition also occurs when the oscillation frequency of the oscillator OSC1 deviates from the nominal frequency, when the oscillation frequency of the oscillator OSC2 deviates from its normal frequency and/or when any circuit connected to the shift register SHF1 is broken.

Claims (6)

1. A circuit for monitoring the frequency of chopper control signal for controlling choppers of electric cars, comprising: means for generating a reference frequency signal which has a frequency which is an integral number of times the frequency of the chopper control signal; means for generating a compare pulse signal responsive to the product between said reference frequency signal and said chopper control signal; means which divides the frequency of said frequency signal to generate a reference pulse signal of a nominal frequency for producing said chopper control signal; comparator means which compares the phase between said compare pulse signal and the said reference pulse signal to produce an error signal of a predetermined logic level when the phase difference between the two pulse signals becomes greater than a predetermined value; and alarm means for producing an alarm responsive to said error signal generated by said comparator means.
2. A monitoring circuit according to claim 1, wherein said comparator means comprises: a shift register having a plurality of digits, which introduces one logic level that is shifted in one direction responsive to said compare pulse signal, and which introduces another logic level that is shifted in another direction responsive to said reference pulse signal; and gate means which produces the error signal when the output of the shift register continuously remains in a predetermined logic level for a predetermined period of time.
3. A monitoring circuit according to claim 2, wherein said gate means consists of an AND gate which becomes active when all inputs of preselected lower digits from said shift register assume the same logic level.
4. A monitoring circuit according to claim 1, wherein said comparator means comprises: a first shift register which introduces one logic level that is shifted in one direction responsive to said compare pulse signal, and which introduces another logic level that is shifted in another direction responsive to said reference pulse signal; a second shift register having a plurality of digits, which introduces an output of said shift register that is shifted in one direction: and gate means that produces the error signal in response to receiving preselected outputs having the same logic level as the lower digits of said second shift register.
5. A monitoring circuit according to any one of claims 1 to 4, wherein the compare pulse generator means consists of a flip-flop circuit which receives said reference frequency signal at the clock input, and the chopper control signal at the data input.
6. A monitoring circuit substantially as described herein with reference to or as illustrated in the accompanying drawings.
GB08300098A 1983-01-05 1983-01-05 Circuit for monitoring the frequency of signal for controlling choppers of electric cars Expired GB2133560B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
GB08300098A GB2133560B (en) 1983-01-05 1983-01-05 Circuit for monitoring the frequency of signal for controlling choppers of electric cars

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
GB08300098A GB2133560B (en) 1983-01-05 1983-01-05 Circuit for monitoring the frequency of signal for controlling choppers of electric cars

Publications (3)

Publication Number Publication Date
GB8300098D0 GB8300098D0 (en) 1983-02-09
GB2133560A true GB2133560A (en) 1984-07-25
GB2133560B GB2133560B (en) 1987-01-14

Family

ID=10535866

Family Applications (1)

Application Number Title Priority Date Filing Date
GB08300098A Expired GB2133560B (en) 1983-01-05 1983-01-05 Circuit for monitoring the frequency of signal for controlling choppers of electric cars

Country Status (1)

Country Link
GB (1) GB2133560B (en)

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB1326953A (en) * 1969-10-08 1973-08-15 Wandel & Goltermann Curcuit system for the comparison of two frequencies

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB1326953A (en) * 1969-10-08 1973-08-15 Wandel & Goltermann Curcuit system for the comparison of two frequencies

Also Published As

Publication number Publication date
GB2133560B (en) 1987-01-14
GB8300098D0 (en) 1983-02-09

Similar Documents

Publication Publication Date Title
US5642069A (en) Clock signal loss detection and recovery apparatus in multiple clock signal system
US5194828A (en) Double PLL device
US4151463A (en) Phase locked loop indicator
KR950029905A (en) Phase control clock signal generation method and apparatus
JPH07303096A (en) Apparatus for generating clock signal from digital signal
US4564837A (en) Circuit for monitoring the frequency of signal for controlling choppers of electric cars
US4329652A (en) Apparatus for synchronization control of a plurality of inverters
US3376517A (en) Automatic frequency control using voltage transitions of an input reference signal
GB2133560A (en) Circuit for monitoring the frequency of signal for controlling choppers of electric cars
JPH0231475A (en) Stabilization of interval between laser oscillation frequencies
US4297649A (en) Malfunction detector for a group of cyclically interconnected phase-locked oscillators
CA1190966A (en) Circuit for monitoring the frequency of signal for controlling choppers of electric cars
US3337813A (en) Phase-controlled oscillator having a bistable circuit in the control loop
US4876518A (en) Frequency tracking system
EP0566586B1 (en) An oscillator unit with improved frequency stability
KR940025194A (en) Phase recovery loop standby recovery method and standby control circuit
EP0101037A2 (en) Logic device
US4785468A (en) Intermittent receiver
JP3302513B2 (en) Abnormality detection method for phase locked loop
JP2704105B2 (en) Clock phase automatic selection method
JPH08181580A (en) Clock changeover circuit
JPS6320917A (en) Phase comparator
KR0141185B1 (en) Circuits for preventing three times oscillation of crystal osc-llator
US4319147A (en) Monitoring apparatus
JPH0147935B2 (en)

Legal Events

Date Code Title Description
746 Register noted 'licences of right' (sect. 46/1977)

Effective date: 19951108

PCNP Patent ceased through non-payment of renewal fee

Effective date: 19960105