GB2102833A - Lead-indium-silver alloy for use in semiconductor devices - Google Patents

Lead-indium-silver alloy for use in semiconductor devices Download PDF

Info

Publication number
GB2102833A
GB2102833A GB08123478A GB8123478A GB2102833A GB 2102833 A GB2102833 A GB 2102833A GB 08123478 A GB08123478 A GB 08123478A GB 8123478 A GB8123478 A GB 8123478A GB 2102833 A GB2102833 A GB 2102833A
Authority
GB
United Kingdom
Prior art keywords
solder
indium
silver
lead
content
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB08123478A
Other versions
GB2102833B (en
Inventor
Neil Andrew Davies
Edward Thomas Elfed Hughes
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Philips Electronics UK Ltd
Original Assignee
Philips Electronic and Associated Industries Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Philips Electronic and Associated Industries Ltd filed Critical Philips Electronic and Associated Industries Ltd
Priority to GB8123478A priority Critical patent/GB2102833B/en
Priority to US06/398,124 priority patent/US4504849A/en
Priority to EP19820200939 priority patent/EP0071314B1/en
Priority to DE8282200939T priority patent/DE3271833D1/en
Priority to JP57132297A priority patent/JPS5825894A/en
Publication of GB2102833A publication Critical patent/GB2102833A/en
Application granted granted Critical
Publication of GB2102833B publication Critical patent/GB2102833B/en
Expired legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/492Bases or plates or solder therefor
    • H01L23/4924Bases or plates or solder therefor characterised by the materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/291Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/29101Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
    • H01L2224/29111Tin [Sn] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/291Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/29101Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
    • H01L2224/29116Lead [Pb] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/8319Arrangement of the layer connectors prior to mounting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • H01L2224/83801Soldering or alloying
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01015Phosphorus [P]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01024Chromium [Cr]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01039Yttrium [Y]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01042Molybdenum [Mo]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01047Silver [Ag]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01049Indium [In]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/0105Tin [Sn]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/0132Binary Alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/0132Binary Alloys
    • H01L2924/01327Intermediate phases, i.e. intermetallics compounds
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1301Thyristor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/156Material
    • H01L2924/157Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/35Mechanical effects
    • H01L2924/351Thermal stress

Description

1 GB 2 102 833 A 1
SPECIFICATION Semiconductor devices and a solder for use in such devices
This invention relates to a semiconductor device comprising a semiconductor body having a metallized contact area soldered to a metallic member with a solder which comprises at least 80% lead, the balance of the solder being substantially all indium and silver. The invention also relates to a solder for use in such devices.
The use of a solder for bonding a semiconductor body to a metallic member is common in the semiconductor industry, particularly in the manufacture of non-hermetic power semiconductor devices where it is important that the bond can withstand mechanical and thermal stress as well as corrosion. Thus the solder itself must be capable of providing a strong bond, as well as having the ability to resist rupture and corrosion due to either environmental influences or fatigue resulting from cyclic thermal stress.
To be more specific, the solder should have good wetting characteristics relative to the surfaces to be joined in order to achieve optimum 90 surface contact for strong bonding.
In the case of power semiconductor rectifiers it is usual for the contact areas of the semiconductor body in which the device is formed to be metallised with a system of two or more different metal layers, the outermost being a thin layer of gold typically 0.45 micrometres thick. Because of their compatibility with silicon and their good wettability, solders consisting of lead and tin have been widely used for bonding metallic contact members to power silicon rectifiers. Unfortunately, however solders containing tin exhibit the phenomenon of so-called gold scavenging. That is to say, the tin tends to dissolve the gold, removing it from the metallized contact areas. Thus the contact areas can become denuded of their gold metallization. Moreover, the gold can react with the tin and form hard intermetallics which cause brittleness of the bond when the solder cools.
Having scavenged the gold, the tin can also alloy with the semiconductor material of the rectifier, thus impairing it both electrically and mechanically.
In their article entitled---Proformaon Preforms" which appeared on pages 45 to 48 of the September 1975 issue of Solid State Technology, C. E. T. White and H C. Sohl mention an alternative solder for use with silicon power rectifiers. This solder, which consists of 92.5% lead, 5% indium and 2.5% silver is said to have a better resistance to thermal cycling than the alloy of lead (95%) and tin (5%). Unfortunately this lead, indium and silver alloy is described as having a poorer wettability than its lead-tin counterpart.
Nevertheless, the lead-indium-silver alloy has become widely used in the manufacture of power semiconductor devices and slight variants are available from different solder manufacturers.
Thus, for example Semi-Alloys Inc. of Mount Vernon, New York, U.S.A., in their 1980 catalogue offer alloys with the rollowing ratios of lead, indium and silver respectively, namely 93%, 5%, 2% and 90%,5%,5%.
The relatively wide acceptance of these lead- indium-silver alloys reflects the fact that the industry is resigned to accept compromise viz. reduced gold scavenging at the expense of reduced wetting characteristics. Nevertheless, there is a need for a solder which combines high resistance to thermal cycling with improved wetting characteristics.
It is known that the indium and silver constituents of the alloy go some way to improving the wettability of the solder. On the face of it, therefore, it might be reasonable to conclude that improved wetting would result from increasing the overall content of the indium and silver conversely, that a reduction in the content of either of these constituents would impair the wetting action of the solder.
According to a first aspect of the present invention a semiconductor device having the features mentioned in the opening paragraph is characterized in that the indium content of the solder is at least four and at most ten times as great as the silver content.
The indium to silver ratio of this solder is at least 4:1. Comparing this to the prior art solders containing lead, indium and silver, the ratio of 4:1 (in:Ag) can be achieved by increasing the indium content, or reducing the silver content or both.
It has been found that a solder in accordance with the invention has improved wetting characteristics while maintaining it's resistance to corrosion and to mechanical and thermal stress.
In fact, analysis by the Applicants of known lead-indium-silver solders has revealed that the bulk of the solder behaves like pure lead and that nodules can exist in the solder and that these nodules can form on the surface of the solder after cooling. Further investigation has revealed not only that these nodules contain indium and silver but that they do so with the same ratio of constituents as in the solder itself. Thus for example, with a solder containing 92.5% lead, 5% indium, and 2.5% silver the resulting nodules contain indium and silver only in the ratio of 2:1. Now the melting point of these nodules is approximately 4101 C which should be compared with a melting point of approximately 3001C for the solder as a whole and approximately 327 'C for pure lead. This has unfortunate consequences because heating the solder to a temperature of say 3501C which is sufficiently high to melt the bulk of the solder will not melt the nodules. Thus once such nodules are formed they will remain solid under normal soldering conditions. As might be expected the wetting action of the solder is inhibited because the nodules remove indium and silver from the solder which thus behaves more like pure lead.
When the silver content is increased is has been found, in contrast with what at first sight might be expected, that the problem is enhanced.
2 GB 2 102 833 A 2 Take for example a solder having a lead, indium and silver content of 90%, 5%, and 5% respectively. This solder has a melting point of between 290 and 3101C. In this case nodules are again seen to be present but now with an indium to silver ratio of 1 A, their melting point being in excess of 525'C. In fact the nodules in this case can better be described as crystallites which protrude through the surface of the bulk of the solder which, as mentioned above, is essentially pure lead. Thus, again the wetting action of the solder is impaired.
The present invention is based on the recognition of the fact that silver and indium tend to separate out from the bulk of the solder as nodules, but that this need not be a problem if the indium-silver ratio is such that the indium- silver alloy will melt at a temperature lower than that to which the solder is normally heated. To melt lead- indium-silver solders having a lead content of more than 80% it is usual to heat them to temperatures of say approximately 3701C. Now the alloy comprising four times as much indium as silver melts at approximately 3401C. In other words at normal soldering temperatures the indium-silver alloy which might otherwise separate out from the bulk of the solder is molten and so it does not impair the solder's wetting action.
A solder in accordance with the invention may contain at least 5% indium and at most 2% silver.
Because the percentage of silver is less than in the known lead-indium-silver solders mentioned above it can be made more cheaply.
Preferably the solder contains seven times as much indium as silver. One such solder, which contains approximately 92% lead, 7% indium, and 1 % silver has a melting point in the region of 2901C to 3001C. The melting point of indium- silver having a ratio of 7:1 is approximately 2501C and so the whole solder will be molten at normal soldering temperatures of say 3701C.
An embodiment of the invention will now be described by way of example with reference to the accompanying drawing, in which the single Figure 110 is a cross-sectional view of a semiconductor body having a metallized contact area soldered to a metallic member.
The following description concerns the soldering of a silicon power rectifier to a metallic member using a solder in accordance with the invention. The silicon rectifier, which may be, for example a thyristor, is formed in a silicon body 1.
In practice, of course, the silicon body will comprise various layers and regions of different conductivity types depending on the particular type of rectifier. For example a thyristor is essentially a four layer p-n-p-n device, the outermost p-region forming the anode of the device. The structure of thyristors as well as other 125 semiconductor rectifier devices is well-known and consequently no further details will be given here.
For the sake of clarity the Figure does not show the different conductivity type layers, instead the semiconductor body 1 in which the rectifier is 130 formed is represented as a simple block.
As shown in the Figure the major surface 2 of the semiconductor body is the contact area of the rectifier. In the case of a thyristor, for example, this would be the anode contact area. The contact area is metallized with a metal layer system 3, which may be for example a three layer system of gold on nickel on chrome, the outermost layer being gold. The gold, nickel and chrome layers can be provided by evaporation in conventional manner and may have a thickness of 0.45 micrometre, 0.25 micrometre, and 0.05 micrometre respectively. For the sake of clarity the Figure does not show the individual metal layers, but instead the layer system 3 is shown as single entity.
The silicon body 1 is bonded to a metallic member 4 by a solder 5. The metallic member 4 may be, for example a plinth made of a material such as molybdenum which has a similar thermal coefficient of expansion to that of silicon. The use of such a plinth, which is common in the manufacture of power rectifiers, protects the silicon body 1 from stresses which might otherwise occur as a result of differential thermal expansion of the components which are soldered together. As is usual, the plinth 5 may itself be in thermal and electrical contact with a base member (not shown).
The following method can be used to solder the semiconductor body 1 to the plinth 5. This method involves the use of a solder preform. Solder preforms themselves are well known to those working in the art of power semiconductor devices. Basically, a preform is a pre-shaped piece of solder whose shape is tailored to the particular soldering operation to be performed. In the present example the preform may be 100 micrometres thick. The solder preform is made of an alloy containing approximately 92% lead, 7% indium and 1 % silver. It should be noted that the percentages specified here are intended to allow for impurities which, in practice, may well be present in the alloy. The melting point of this solder is approximately in the range of 2950C to 3050C.
Before assembling the components to be soldered, the preform is cleaned for approximately 60 seconds in a bath of Dynabrite (Trade Mark) available from Dynachem International Limited.
The preform is then placed on the plinth 5 and the silicon rectifier is placed on the preform with its contact area 2 facing the solder. The contact area 2 of the rectifier has previously been metallized with the metal layer system of gold on nickel on chromium in known manner as mentioned above. The assembly is held secure using conventional jigs before it is introduced into a belt furnace in which the peak temperature is approximately 3700C. The atmosphere in the furnace consists of hydrogen which acts as a flux for the solder. Typically the assembly moves through the furnace so that the solder is held at a temperature above its melting point for about 5 to 7 minutes.
On cooling, the plinth 5 is strongly bonded to the silicon body and, moreover, the soldered joint 3 GB 2 102 833 A 3 is highly resistive to corrosion as well as to thermal and mechanical stress.
Having generally described the soldering of a metallic plinth to a metallized contact area of a silicon body it will now be clear to a person skilled in the art that a solder in accordance with the invention can be used for bonding other metallic members to metallized contact areas of a semiconductor body. Thus, for example, such a solder can be used to bond a copper contact wire to the metallized gate contact area of a thyristor.
It will be appreciated that the embodiment described here is given merely by way of example 45 and many modifications can be made within the scope of the invention. For example, the contact areas may be metallized with a system of more or less than three different metallic layers. Moreover, the outermost layer may be a metal other than gold, for example, silver.

Claims (11)

1. A semiconductor device comprising a semiconductor body having a metallized contact area soldered to a metallic member with a solder which comprises at least 80% lead, the balance of the solder being substantially all indium and silver, characterized in that the indium content of the solder is at least four and at most ten times as great as the silver content.
2. A semiconductor device as claimed in Claim 1, characterized in that the solder comprises at least 5% indium and at most 2% silver.
3. A semiconductor device as claimed in either 65 of the preceding Claims, characterized in that the indium content of the solder is seven times as great as the silver content.
4. A semiconductor device as claimed in Claim 3, characterized in that the solder comprises approximately 92% lead, 7% indium, and 1 % silver.
5. A semiconductor device as claimed in any of the preceding Claims, characterized in that the contact area is metallized with a system of different metal layers, the outermost layer being gold.
6. A semiconductor device as claimed in any of the preceding Claims, characterized in that the semiconductor body comprises mainly silicon.
7. An alloy for use as a solder, comprising at least 80% lead, the balance being substantially all indium and silver, characterized in that the indium content is at least four and at most ten times as great as the silver content.
8. An alloy as claimed in Claim 7, characterized in that the indium content is at least 5%, and the silver content is at most 2%.
9. An alloy as claimed in Claim 7 or Claim 8, characterized in that the indium content is seven times as great as the silver content.
10. An alloy as claimed in Claim 9, characterized in that the lead, indium and silver contents are approximately 92%, 7% and 1 % respectively.
11. A semiconductor device substantially as herein described with reference to the Figure of the accompanying drawing.
Printed for Her Majesty's Stationery Office by the Courier Press, Leamington Spa, 1983. Published by the Patent Office 25 Southampton Buildings, London, WC2A lAY, from which copies may be obtained.
GB8123478A 1981-07-31 1981-07-31 Lead-indium-silver alloy for use in semiconductor devices Expired GB2102833B (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
GB8123478A GB2102833B (en) 1981-07-31 1981-07-31 Lead-indium-silver alloy for use in semiconductor devices
US06/398,124 US4504849A (en) 1981-07-31 1982-07-14 Semiconductor devices and a solder for use in such devices
EP19820200939 EP0071314B1 (en) 1981-07-31 1982-07-22 Semiconductor devices and a solder for use in such devices
DE8282200939T DE3271833D1 (en) 1981-07-31 1982-07-22 Semiconductor devices and a solder for use in such devices
JP57132297A JPS5825894A (en) 1981-07-31 1982-07-30 Semiconductor device and solder used for said device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
GB8123478A GB2102833B (en) 1981-07-31 1981-07-31 Lead-indium-silver alloy for use in semiconductor devices

Publications (2)

Publication Number Publication Date
GB2102833A true GB2102833A (en) 1983-02-09
GB2102833B GB2102833B (en) 1984-08-01

Family

ID=10523597

Family Applications (1)

Application Number Title Priority Date Filing Date
GB8123478A Expired GB2102833B (en) 1981-07-31 1981-07-31 Lead-indium-silver alloy for use in semiconductor devices

Country Status (5)

Country Link
US (1) US4504849A (en)
EP (1) EP0071314B1 (en)
JP (1) JPS5825894A (en)
DE (1) DE3271833D1 (en)
GB (1) GB2102833B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2187206A (en) * 1986-02-18 1987-09-03 Parker Chemical Co Aluminium cleaning process

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2201545B (en) * 1987-01-30 1991-09-11 Tanaka Electronics Ind Method for connecting semiconductor material
JPH01259547A (en) * 1988-04-08 1989-10-17 Sumitomo Electric Ind Ltd Component for semiconductor device
JPH02310330A (en) * 1989-05-25 1990-12-26 Taiho Kogyo Co Ltd Overlay alloy for plain bearing
US5027189A (en) * 1990-01-10 1991-06-25 Hughes Aircraft Company Integrated circuit solder die-attach design and method
JPH09321187A (en) * 1996-05-27 1997-12-12 Mitsubishi Electric Corp Method for manufacturing hybrid integrated circuit and its structure
US5982038A (en) * 1997-05-01 1999-11-09 International Business Machines Corporation Cast metal seal for semiconductor substrates
US20070228112A1 (en) * 2006-03-31 2007-10-04 Wei Shi Method and arrangement for forming a microelectronic package
US7649730B2 (en) * 2007-03-20 2010-01-19 Avx Corporation Wet electrolytic capacitor containing a plurality of thin powder-formed anodes

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB1149606A (en) * 1967-02-27 1969-04-23 Motorola Inc Mounting for a semiconductor wafer which is resistant to fatigue caused by thermal stresses
US3601667A (en) * 1968-12-09 1971-08-24 Gen Electric A semiconductor device with a heat sink having a foot portion
US3706915A (en) * 1970-03-09 1972-12-19 Gen Electric Semiconductor device with low impedance bond
US3878442A (en) * 1970-05-26 1975-04-15 Harshad J Bhatt Electrical conductor having a high resistance to electromigration
US3771211A (en) * 1970-09-18 1973-11-13 Ppg Industries Inc Method of fabricating transparent electroconductive window
US3820152A (en) * 1973-04-24 1974-06-25 Du Pont Circuit package with fugitive shorting bar
US3913120A (en) * 1973-12-28 1975-10-14 Ibm Thin film resistors and contacts for circuitry
US3986255A (en) * 1974-11-29 1976-10-19 Itek Corporation Process for electrically interconnecting chips with substrates employing gold alloy bumps and magnetic materials therein
JPS5578536A (en) * 1978-12-08 1980-06-13 Mitsubishi Electric Corp Semiconductor device

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2187206A (en) * 1986-02-18 1987-09-03 Parker Chemical Co Aluminium cleaning process
GB2187206B (en) * 1986-02-18 1990-10-03 Parker Chemical Co Process for cleaning aluminium containers

Also Published As

Publication number Publication date
JPS5825894A (en) 1983-02-16
DE3271833D1 (en) 1986-07-31
EP0071314B1 (en) 1986-06-25
US4504849A (en) 1985-03-12
EP0071314A2 (en) 1983-02-09
JPH0133278B2 (en) 1989-07-12
EP0071314A3 (en) 1984-04-25
GB2102833B (en) 1984-08-01

Similar Documents

Publication Publication Date Title
US4005454A (en) Semiconductor device having a solderable contacting coating on its opposite surfaces
US4784974A (en) Method of making a hermetically sealed semiconductor casing
EP0070435B1 (en) Semiconductor device comprising a semiconductor substrate bonded to a mounting means
JPH0261539B2 (en)
CN85108637B (en) Electronic circuit device and method of producing the same
US6130479A (en) Nickel alloy films for reduced intermetallic formation in solder
AU8276887A (en) Semiconductor die attach system
JPH10118783A (en) Soldering material, and electronic parts using it
US4226917A (en) Composite joint system including composite structure of carbon fibers embedded in copper matrix
US6727587B2 (en) Connection device and method for producing the same
EP0071314B1 (en) Semiconductor devices and a solder for use in such devices
US4732733A (en) Copper-base alloys for leadframes
JPS61142750A (en) Insulating substrate
JP3181283B2 (en) Solder-connected electronic circuit device, solder connection method, and solder for gold-plated connection terminals
CN100404193C (en) Soldering filler metal, assembly method for semiconductor device using same, and semiconductor device
US4591484A (en) Lead materials for semiconductor devices
US7644855B2 (en) Brazing filler metal, assembly method for semiconductor device using same, and semiconductor device
CA1201211A (en) Hermetically sealed semiconductor casing
EP0507718A1 (en) Low lead content Pb-Sn-Ag-Sb solder alloy useful in an interconnect metallization structure
EP0178481B1 (en) Hermetically sealed semiconductor package
GB2220956A (en) Copper alloy bonding wire
US5777388A (en) Semiconductor device of the type sealed in glass having a silver-copper bonding layer between slugs and connection conductors
JP3147601B2 (en) Pb alloy solder for semiconductor device assembly with excellent high temperature strength
JPS6244817B2 (en)
JPH02251155A (en) Gold alloy thin wire for semiconductor elements and bonding method thereof

Legal Events

Date Code Title Description
PCNP Patent ceased through non-payment of renewal fee

Effective date: 19940731