GB2090467A - Low capacitance self-aligned semiconductor electrode structure and method of fabrication - Google Patents

Low capacitance self-aligned semiconductor electrode structure and method of fabrication Download PDF

Info

Publication number
GB2090467A
GB2090467A GB8138538A GB8138538A GB2090467A GB 2090467 A GB2090467 A GB 2090467A GB 8138538 A GB8138538 A GB 8138538A GB 8138538 A GB8138538 A GB 8138538A GB 2090467 A GB2090467 A GB 2090467A
Authority
GB
United Kingdom
Prior art keywords
electrode
wafer
layer
gate
source
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB8138538A
Other versions
GB2090467B (en
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Verizon Laboratories Inc
Original Assignee
GTE Laboratories Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by GTE Laboratories Inc filed Critical GTE Laboratories Inc
Publication of GB2090467A publication Critical patent/GB2090467A/en
Application granted granted Critical
Publication of GB2090467B publication Critical patent/GB2090467B/en
Expired legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66416Static induction transistors [SIT]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/321After treatment
    • H01L21/3213Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
    • H01L21/32133Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only
    • H01L21/32134Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by liquid etching only
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/10Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/1025Channel region of field-effect devices
    • H01L29/1029Channel region of field-effect devices of field-effect transistors
    • H01L29/1058Channel region of field-effect devices of field-effect transistors with PN junction gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/43Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/45Ohmic electrodes
    • H01L29/456Ohmic electrodes on silicon
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/7722Field effect transistors using static field induced regions, e.g. SIT, PBT

Abstract

A semiconductor electrode structure with low parasitic capacitance is produced by a method for forming low capacitance first and second electrodes 34 24 in the semiconductor device, which may be a static induction transistor, while avoiding the requirement for precision mask alignment and mask to mask registration. During formation of electrode contacts, the first electrode 24 is protected by silicon nitride (22) and a low resistivity silicon layer (26) is grown over the semiconductor wafer, forming epitaxial regions (28) over the second electrodes (24) and a polycrystalline region (30) over protected portions of the wafer. The silicon layer is selectively etched by a mixture which removes the polycrystalline region (30) but does not appreciably affect the epitaxial regions (28). Second electrode metallic contacts are made in enlarged regions of the second electrodes where mask alignment is not critical. The reduction in contact window overlap by metallic contacts reduces parasitic capacitance. <IMAGE>

Description

SPECIFICATION Low capacitance self-aligned semiconductor electrode structure and method of fabrication This invention relates to high frequency semiconductor devices and, more particularly, to an electrode structure with low parasitic capacitance and a method for fabricating low capacitance electrodes in a semiconductor device while avoiding the requirement for precision mask alignment.
Semiconductor devices designed for high frequency operation require electrodes having extremely small dimensions and must be fabricated under extremely tight dimensional control to minimize stray capacitance and series resistance. Devices designed for operation at or above one gigahertz utilize electrode widths of one or two microns and electrode separations of a few microns. Photolifl#ogrnphic alignment and mask to mask registration, therefore, requires a precision of a few tenths of a micron. Such requirements make process ing of high frequency semiconductor devices costly and difficult.
One example of a device requiring precision alignment and mask to mask registration is the static induction transistor, a field effect device which exhibits excellent high power and high frequency capabilities. The static induction transistor (SIT) typically utilizes a vertical geometry. Source and drain contacts are placed on opposite sides of a thin, highresistivity layer of one conductivity type. Gate regions of the opposite conductivity type are diffused into the high resistivity layer on opposite sides of the source. Gate and source widths are typically 1.5 microns while the gate to source spacing is typically 5 microns.
A slight mask misalignment can result in short-circuited semiconductor devices or can degrade device performance. Furthermore, the parasitic capacitance associated with metallic contact overlap degrades device performance.
It is, therefore, desirable to provide an electrode structure in which the parasitic capacitance associated with metallic contact window overlap is reduced and to provide a method for fabricating low capacitance elecctrodes in semiconductor devices while avoiding the requirement for precision mask alignment and mask to mask registration.
According to the present invention there is provided a method for forming self-aligned first and second electrodes in a semiconductor device while avoiding the requirement for precision mask alignment and mask to mask registration. A first oxide layer is grown on a silicon semiconductor wafer in which the first and the second electrodes are to be formed.
First and second windows are opened in the first oxide layer. A protective silicon nitride layer is deposited in the first window. The semiconductor wafer is doped with impurities through the second window, thereby forming the second electrode. A silicon layer of the same conductivity type as the second electrode is grown over the wafer. The silicon layer grows as a low resistivity monocrystalline region over the second electrode and as a polycrystalline region over the remainder of the wafer. The wafer is exposed to a first etching solution which removes the polycrystalline region but which has little effect on the monocrystalline region. A second oxide layer is grown on the wafer in a low temperature, high-pressure process. The wafer is then exposed to a second etching solution which removes the silicon nitride layer from the first window without affecting the oxide layers.
The semiconductor wafer is doped with impurities through the first window thereby forming the first electrode. A contact window is opened through the second oxide layer to the monocrystalline region. Finally, metal is patterned and deposited over the contact window and the lift electrode for making electrical contact to the first and second electrodes. The silicon layer is typically grown in an epitaxial reactor by chemical vapor deposition. One example of a semiconductor device to which the method of the present invention is applicable is the static induction transistor.
According to another aspect of the present invention, there is provided a field effect semi conductor device having low parasitic capacitance. The device includes a high resistivity layer of semiconductor material of one con ductility type with a low resistivity source electrode formed on a first surface thereof and a low resistivity drain electrode formed on a second surface ti1ereof. Low resistivity gate electrodes of the opposite conductivity type are formed on the first surface of the high resistivity layer on opposite sides of the source electrode. Very low resistivity monocrystalline silicon gate contacts are disposed on the gate electrodes without overlap thereof.The gate contacts have the same conductivity type as the gate electrodes and include enlarged portions to which electrical contact is made by a gate metallization. The gate and source electrodes can have the form of parallel strips in the first surface of the high resistivity layer with the enlarged portions of the gate contacts located at one end of the parallel strips.
The invention is illustrated by way of exampie in the accompanying drawings, in which:~ Figure 1 is a cross-sectional view of a semiconductor wafer after opening of gate and source windows in a first oxide layer; Figure 2 is a eross-sectional view of the semiconductor wafer of Fig. 1 after deposition of a silicon nitride layer in the source window; Figure 3 is a cross-sectional view of the semiconductor wafer shown in Fig. 2 after doping of the gate electrodes; Figure 4 is a cross-sectional view of the semiconductor wafer shown in Fig. 3 after growth of a silicon layer over the wafer; Figure 5 is a cross-sectional view of the semiconductor wafer shown in Fig. 4 after etching of the polycrystalline portion of the silicon layer; Figure 6 is a cross-sectional view of the semiconductor wafer shown in Fig. 5 after growth of a second oxide layer;; Figure 7 is a cross-sectional view of the semiconductor wafer shown in Fig. 6 after etching of the silicon nitride layer and doping of the source electrode; Figure 8 is a top view of the semiconductor wafer shown in Fig. 7 after deposition and patterning of the source and gate metallizations; Figure 9 is a cross-sectional view of the semiconductor wafer shown in Fig. 8; Figure 10 is a crnss-sectional view of the semiconductor wafer shown in Fig. 7 illustrating an alternative method of making electrical contact to the source electrode; and Figure 11 is a top view of the semiconduc tor wafer shown in Fig. 10 8illustrating the source and gate metallizations.
For a better understanding of the present invention together with other and further objects, advantages and capabilities thereof reference is made to the following disclosure and appended claims in connection with the above described drawings.
A method for forming self-aligned first and second electrodes in a semiconductor device while avoiding the requirement for precision mask alignment and mask to mask registration is described by way of example in connecton with a vertical geometry static induction transistor (SIT). The SIT includes source and drain electrodes on opposite sides of a thin, high-resistivity layer of one conductivity type and gate electrodes of the opposite conductivity type in the high resistivity layer on opposite sides of the source. For operation in the one gigahertz frequency range, it is necessary that the widths and spacing of the gate and source electrodes be on the order of a few microns.
Referring now to Fig. 1, there is shown a partial cross-sectional view of a semiconductor wafer 10. A high resistivity epitaxial layer 12 is grown on a highly doped substrate 14 of one conductivity type. In a typical device the substrate 14 provides mechanical support and is about 200 microns in thickness while the epitaxial layer 12 is about 7 to 10 microns in thickness and has a resistivity of at least 30 ohms centimeters. Next, a silicon dioxide layer 16 is grown on the upper surface of the epitaxial layer 12. The oxide layer 16 can be formed by known methods such as exposing the semiconductor wafer 10 to an oxygen and steam ambient at about 11 00 C. Gate windows 18 and a source window 20 are formed in the oxide layer 16 in the next step.In a typical method of forming windows 18 and 20, a photoresist material is applied to the upper surface of the oxide layer 16, exposed through a patterned mask, and developed.
The exposed portions of the oxide layer 16 are etched by a suitable solution such as buffered HF, or NH4:HF, to form the windows 1 8 and 20. Since the gate windows 18 and the source window 20 are formed at the same time no alignment is required during this step.
Referring now to Fig. 2, the semiconductor wafer 10 is shown after deposition of a silicon nitride layer 22 in the source window 20 according to the next step of the process. A typical method of forming the silicon nitride layer 22 is by chemical vapor deposition from ammonia at about 800 C. While a mask is required for patterning the silicon nitride, precision alignment of the mask is not required.
The dimension of the mask aperture is made larger than the dimension of the source window 20 so that the silicon nitride layer 22 overlaps the source window 20. Overlap of the silicon nitride layer 22 is not a problem as long as it does not extend into the gate windows 18. The silicon nitride layer 22 protects the high resistivity epitaxial layer 12 beneath the source window 20 during the succeeding steps of the process.
In the next step of the process the epitaxial layer 12 is doped through the gate windows 18 to form gate electrodes 24, as shown in Fig. 3. The gate electrodes 24 can be formed by standard methods of ion implantation and drive-in diffusion or by prediffusion and drivein diffusion. In the example of the static induction transistor, the gate electrodes 24 have low resistivity and are of the opposite conductivity type from the epitaxial layer 12.
This step requires no alignment.
The semiconductor wafer 10 is now introduced into an epitaxial reactor for growth of a silicon layer 26 over its top surface as shown in Fig. 4. The silicon layer 26 is grown by standard chemical vapor deposition techniques from a SiH4-H2 gas system at a temperature between about 950 C and 1 000,C.
In the growth of the silicon layer 26, monocrystalline, or epitaxial, regions 28 are formed in the gate windows 18 as a continuation of the crystal structure of the gate electrodes 24.
A polycrystalline region 30 is formed over the remainder of the semiconductor wafer 10, including the oxide layer 16 and the silicon nitride layer 22. The monocrystalline regions 28 grow at a faster rate and become thicker than the polycrystalline region 30. Since the monocrystalline regions 28 act as the contacts to the gate electrodes 24, these regions are formed with the same conductivity type as the gate electrodes 24 and have low resistivity. In the present example, the monocrystalline regions 28 are grown to about 15,000 angstroms in thickness.
It is possible, by controlling the epitaxial growth conditions, to reduce the rate of growth of the undesired polycrystalline region 30. When the Si4-H2 gas system is used, growth temperatures of about 1200 C minimize growth of the polycrystalline region 30 on SiO2. However, unacceptable impurity redistribution can occur in the semiconductor wafer 10 at 1200 C. Therefore, lower temper- atures are preferred. As described hereinafter, the polycrystalline region 30 can be removed by etching techniques.
The silicon layer 26 can be alternatively be grown using a SiCL4-HCl-H2 gas system. The use of silicon chlorides with HCI was described by R. K. Smeltzer, in Epitaxial Deposition of Silicon in Deep Grooves", J. Electrochem. Soc.: Solid State Science and Technology, 112, No. 12, p. 1666 (1975). When a silicon chloride gas system is used, the growth of the polycrystalline region 30 over silicon dioxide can be reduced by controlling the concentration of HCI in the system.
The silicon layer 26 is exposed in the next step to an etching solution which etches the polycrystalline region 30 at a faster rate than the monocrystalline regions 28. During this etching step the polycrystalline region 30 is removed while the monocrystalline region 28 remains, as shown in Fig. 5. One etching solution which can be used to remove the polycrystalline region 30 is buffered HF, or NF4F:HF, in a ratio between 1:5 and 1:10.
The buffered HF filters through the relatively porous polycrystalline region 30 and attacks the surface of the silicon dioxide layer 16, causing the polycrystalline region 30 to lift off, or peel off, the surface. No such effect occurs in the monocrystalline regions 28. An alternative mixture, which operates by selective etching rather than lift-off, is potassium hydroxide and n-propanol. In selective etching, the polycrystalline region 30 is etched at a higher rate than the monocrystalline regions 28. Another selective etching mixture is ethylenediamine, catechol and water. One suitable example of this mixture is 46.4 mole % ethylenediame, 4.2 mole % catechol, and 49.4 mole % water and an etching temperature of about 80 C is used.
After the polycrystalline region 30 of the silicon layer 26 has been removed, a second oxide layer 32 is grown over the surface of the semiconductor wafer 10 as shown in Fig.
6. In reality, the oxide layer 32 is a continuation of the growth of the oxide layer 16.
However, the oxide layer 32 is separately identified in Fig. 6 for purposes of clarity. The oxide layer 32 does not grow over the silicon nitride layer 22 but lifts the edges of the silicon nitride layer 22 by a small amount as is known in the art. To avoid impurity redistribution in the semiconductor wafer 10, a low temperature, high-pressure oxidation process is utilized. Typically, a temperature of about 950 C and a pressure of about 10 atmospheres are used for growth of the oxide layer 32.
The silicon nitride layer 22 is then stripped off the wafer 10 to provide access to the source window 20, as shown in Fig. 7. The silicon nitride layer 22 can be removed by known methods such as exposure to phosphoric acid at about 80 C or plasma etching.
In this step, the oxide layers 16 and 32 are left intact. Next, a thin source electrode 34 is formed by ion implanation or diffusion of impurities. In the static induction transistor, the source lectrode 34 has low resistivity and is of the same conductivity type as the epitaxial layer 12.
A partial top view of the semiconductor wafer 10 is shown in Fig. 8. The monocrystalline regions 28 which cover the gate electrodes 24 are in the form of elongated strips and are buried under the oxide layer 32. The monocrystalline regions 28 include enlarged portions 36 at one end thereof. In the next step of the process of the present invention, gate contact windows 38 are opened in the oxide layers over the enlarged portions 36 utilizing the process described hereinabove in connection with the opening of windows 18 and 20. The use of enlarged portions 36 obviates the requirement for precision mask alignment in this step.
In a metallization step, metallic gate and source contacts are deposited and patterned.
A gate contact 40 includes fingers 42, which extend over the gate contact windows 38 for making electrical contact to the monocrystalline regions 28, and a relatively large region for external lead attachment. A source contact 42 includes a finger 46, as shown in Figs. 8 and 9, in the source window 20, for making electrical contact to the source electrode 34, and a relatively large region for external lead attachment. The metallic contacts are typically made by sputtering of aluminum including 2% silicon. An appropriate mask produces the metallic contact patterns. While the metallization mask requires reasonably precise alignment to ensure proper placement of the source contact 42, a small misalignment of the source contact 42 does not seriously degrade the performance of the static induction transistor.Mask alignment is also less critical with respect to the gate contact 40 since the device dimensions are larger in the region of the gate contact windows 38 than in the elongated strip portions of the monocrystalline regions 28.
It is to be understood that Figs. 1-9 illustrate only a portion of the semiconductor wafer 10. A complete static induction transistor typically includes multiple source electrodes in an array of parallel strips. Parallel gate electrodes are located between each pair of source electrodes. The source electrodes and gate electrodes, respectively, are con nected in parallel to form a device with the desired power handling capability.
The completed SIT with low capacitance self-aligned gate electrodes is illustrated in Figs. 8 and 9. An ohmic contact 48 is attached to the bottom surface of the substrate 14 and constitutes the drain contact for the device. By way of specific example, a high frequency SIT can be fabricated with the substrate 14 having a resistivity of about .01 ohm centimeter, the high resistivity layer 12 having a resistivity of at least 30 ohm centimeters, the gate electrodes 24 having an impurity surface concentration of 1 O18CITI the monocrystalline regions 28 having a resistivity of less than 8. 1 ohm centimeters, and the source electrode having a resistivity of less than 0.1 ohm centimeter.Gate and source electrodes are typically 1.5 to 2.5 microns in width and are spaced apart by 4 to 5 microns.
Gate and source electrode depths are typically 2.5 to 3 microns and 8.3 microns, respectively. Further details regarding the construction and operation of static induction transistors are disclosed by Nishizawa et a in U.S.
Patent Nos. 3,828,230 and 4,199,771; by Nishizawa et as in "Field Effect Transistor Versus Analog Transistor (Static Induction Transistor)," IEEE Transactions on Electron Devices, Vol. ED-22, No. 4, April 1975; and Nishizawa et al in "High Frequency High Power Static Induction Transistor," IEEE Transactions on Electron Devices, Vol. ED-25, No.
3, March 1978.
In an alternative approach, the source contact is formed as a monocrystalline silicon region over the source electrode, as shown in Figs. 10 and 11. The device is fabricated in the manner described hereinabove up to and including the step of stripping the silicon nitride layer 22. Then a second silicon layer, having the same condutivilty type as the epitaxial layer 12 but having very low resistivity, is grown over the semiconductor wafer 10, as described hereinabove in connection 'r#ith the silicon layer 26. The second silicon layer incudes a monocrystalline region 50 over the source electrode 34 and a polycrystalline region (not shown) over the remainder of the semiconductor wafer 10.The second silicon layer is then exposed to an etching solution which removes the polycrystalline region but does not attack the monocrystalline region 50. Suitable etching solutions are described hereinabove. After etching of the second silicon layer, a protective oxide layer 52 is grown over the semiconductor wafer 10. During the oxidation step, the source electrode 34 is formed by outdiffusion from the highly doped region 50.
The monocrystalline region 50 which covers the source electrode 34 includes an enlarged portion 54 at one end thereof as illustrated in Fig. 11. Gate contact windows 38 and source contact windows 56 are opened in the oxide layers over the enlarged portions 36 and 54, respectively, utilizing the process described hereinabove in connection with the opening of windows 18 and 20. Because of the relatively large dimensions of the enlarged portions 36 and 54, precision mask alignment is not required.
A metallic gate contact 40 includes fingers 42, which make electrical contact to the monocrystalline regions 28, and a larger region for lead attachment, as described hereinabove. A metallic source contact 58 includes a finger 60, which extends over the source contact window 56 for making electrical contact to the monocrystalline region 50, and a larger region for lead attachment. The contacts 40 and 58 are made by sputtering of aluminum including 2% silicon. An appropriate mask produces the metallic contact patterns. Since the metallic contacts are aligned only with the enlarged portions 36 and 54, precision alignment of the metallization mask is not required.
The completed SIT with low capacitance self-aligned gate and source electrodes, as illustrated in Figs. 10 and 11, can have the parameters of the device shown in Figs. 8 and 9 and described hereinabove. The monocrystalline region 50 can have a resistivity of less than 0.1 ohm centimeter.
Thus, there is provided by the present invention an electrode structure in which the parasitic capacitance associated with metallic contact window overlap is reduced. The reduction in contact window overlap by metallic contacts results in a significant reduction in parasitic capacitance and an improvement in high frequency device performance. Furthermore, there is provided a method for fabricating closely spaced electrodes in a high frequency semiconductor device while avoiding the requirement for precision mask alignment and mask to mask registration.
While there has been shown and described what it at present considered the preferred embodiments of the invention, it will be obvious to those skilled in the art that various changes and modifications may be made therein without departing from the scope of the invention as defined by the appended

Claims (20)

claims. CLAIMS
1. A method for forming self-aligned first and second electrodes in a semiconductor device while avoiding the requirement for precision mask alignment and mask registration, said method comprising the steps of: growing a first oxide layer on a silicon semiconductor wafer in which said first and second electrodes are to be formed; opening first and second windows in said first oxide layer; depositing a protective silicon nitride layer in said first window; doping said semiconductor wafer through said second window thereby forming said second electrode; growing a silicon layer of the same conductivity type as said second electrode over said wafer, said silicon layer growing as a low resistivity monocrystalline region over said second electrode and as a polycrystalline region over the remainder of said wafer;; exposing said wafer to a first etching solution which removes said polycrystalline region but which has little effect on said monocrystalline region; growing a second oxide layer on said wafer in a low temperature, high-pressure process; exposing said wafer to a second etching solution which removes said silicon nitride layer from said first window without affecting said oxide layers; doping said semiconductor wafer through said first window thereby forming said first electrode; opening a contact window through said second oxide layer to an enlarged portion of said monocrystalline region; and depositing and patterning metal oversaid contact window and said first electrode for making electrical contact to said first and second electrodes.
2. The method as defined in claim 1 wherein said silicon layer is grown in an epitaxial reactor by chemical vapor deposition.
3. The method as defined in claim 2 wherein said silicon layer is grown at a temperature between about 950 C and 1000 C.
4. The method as defined in claim 2 wherein said doping through said first and second windows includes forming of said first and second electrodes by diffusion.
5. The method as defined in claim 2 wherein said doping through said first and second windows includes forming of said first and second electrodes by ion impantation.
6. The method as defined in claim 2 wherein said first etching solution includes NH4F:HF in a ratio between 1:5 and 1:10, said first etching solution being operative to lift said polycrystalline region off said wafer.
7. The method as defined in claim 2 wherein said first etching solution includes potassuim hydroxide and n-propanol.
8. The method as defined in claim 2 wherein said first etching solution includes ethylenediamine, catechol, and water.
9. A method for forming self-aligned gate and source electrodes in a static induction transistor while avoiding the requirement for precision mask alignment and mask to mask registration, said method comprising the steps of: growing a first oxide layer over a high resistivity epitaxial silicon layer on a semiconductor wafer; opening gate and source windows in said first oxide layer; depositing a protective silicon nitride layer in said source window; doping said high resistivity epitaxial silicon layer through said gate window thereby forming said gate electrode;; placing said wafer in an epitaxial reactor in which a low resistivity silicon layer of the same conductivity type as said gate electrode is grown over said wafer, said low resistivity silicon layer growing as a monocrystalline region over said gate electrode and as a polycrystalline region over said first oxide layer and said silicon nitride layer; exposing said wafer to a first etching solution which removes said polycrystalline region but which has little effect on said monocrystalline region; growing a second oxide layer on said wafer under low temperature, high-pressure conditions; exposing said wafer to a second etching solution which removes said silicon nitride layer from said source window without affecting said oxide layers; doping said high resistivity epitaxial silicon layer through said source window thereby forming said source electrode;; opening a gate contact window through said second oxide layer to an enlarged portion of said monocrystalline region; and depositing and patterning metal over said gate contact window and said source electrode for making electrical contact to said source and gate electrodes.
1 0. The method as defined in claim 9 wherein said low resistivity silicon layer is grown at a temperature between about 950 C and 1000 C.
11. The method as defined in claim 9 wherein said first etching solution includes NH4F:HF in a ratio between1:5 and 1:10, said first etching solution being operative to lift said polycrystalline region off said wafer.
12. The method as defined in claim 9 wherein said monocrystalline region is between 0.5 and 1.5 microns in thickness.
13. A method for forming self-aligned first and second electrodes in a semiconductor device while avoiding the requirement for precision mask alignment and mask to mask registration, said method comprising the steps of: growing a first oxide layer on a silicon semiconductor wafer in which said first and second electrodes are to be formed; opening first and second windows in said first oxide layer; depositing a protective silicon nitride layer in said first window; doping said semiconductor wafer through said second window thereby forming said second electrode; growing a first silicon layer of the same conductivity type as said second electrode over said wafer, said first silicon layer growing as a low resistivity monocrystalline region over said second electrode and as a first polyorys- talline region over the remainder of said wafer;; exposing said wafer to a first etching solution which removes said first polycrystalline region but which has little effect on said monocrystalline region over said second electrode; growing a second pride layer on said wafer in a low temperature, high-pressure process; exposing said wafer to a second etching solution which removes said silicon nitride layer from said first window without affecting said oxide layers; growing a second silicon layer or the same conductivity type as said first electrode over said wafer, said first silicon layer growing as a low resistivity monocrystalline region over said first electrode and as a second polycrystalline region over the remainder of said wafer;; exposing said wafer to the first etching solution which removes said second polycrys- talline region but which has little effect on said monocrys,,alline region over said first electrode; gorowing a third oxide layer on said wafer in a low temperature, high-pressure process; opening a first electrode contact window through said third oxide layer to an enlarged portion of said monocrystalline region over said first electrode and opening a second electrode contact through said second and third oxide layers to an enlarged portion of said monocrystalline region over said second electrode; and depositing and patterning metal over said contact windows for making electrical contact to said first and second electrodes.
14. A field effect semiconductor device having low parasitic capacitance, said device comprising: a high resistivity layer of semiconductor material of one conductivity type; a low resistivity source electrode formed on a first surface of said high resistivity layer; a low resistivity drain electrode formed on a second surface of said high resistivity layer; low resistivity gate electrodes of the opposite conductivity type formed on the first surface of said high resistivity layer on opposite sides of said source electrode; and very low resistivity monocrystalline silicon gate contacts disposed on said gate electrodes without overlap thereof, said gate contacts having the same conductivity type as said gate electrodes and including enlarged portions to which electrical contact is made by a gate metallization, whereby the parasitic capacitance associated with metallic gate contact overlap is eliminated.
15. The field effect semiconductor device as defined in claim 14 further including a very low resistivity monocrystalline silicon source contact disposed on said source electrode without overlap thereof, said source contact having the same conductivity type as said source electrode and including an enlarged portion to which electrical contact is made by a source metallization, whereby the parasitic capacitance associated with metallic source contact overlap is eliminated.
16. The field effect semiconductor device as defined in claim 15 wherein said gate and source contacts are between about 0.5 and 1.5 microns in thickness.
17. The field effect semiconductor device as defined in claim 14 wherein said gate and source electrodes have the form of parallel strips in the first surface of said gate contacts are located at one end of said parallel strips.
18. A method of forming a selfaligned semiconductor electrode structure, substan tially as described herein with reference to the accompanying drawings.
19. A field effect semiconductor device, substantially as described herein with reference to the accompanying drawings.
20. The features herein described, or their equivalents, in any novel selection.
GB8138538A 1980-12-23 1981-12-22 Low capacitance self-aligned semiconductor electrode structure and method of fabrication Expired GB2090467B (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US21947380A 1980-12-23 1980-12-23

Publications (2)

Publication Number Publication Date
GB2090467A true GB2090467A (en) 1982-07-07
GB2090467B GB2090467B (en) 1985-02-20

Family

ID=22819398

Family Applications (1)

Application Number Title Priority Date Filing Date
GB8138538A Expired GB2090467B (en) 1980-12-23 1981-12-22 Low capacitance self-aligned semiconductor electrode structure and method of fabrication

Country Status (5)

Country Link
JP (1) JPS57130479A (en)
CA (1) CA1167981A (en)
DE (1) DE3150775A1 (en)
GB (1) GB2090467B (en)
IT (1) IT1142632B (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2117969A (en) * 1982-01-25 1983-10-19 Hitachi Ltd Method of fabricating semiconductor integrated circuit devices
US7009265B2 (en) 2004-06-11 2006-03-07 International Business Machines Corporation Low capacitance FET for operation at subthreshold voltages

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2117969A (en) * 1982-01-25 1983-10-19 Hitachi Ltd Method of fabricating semiconductor integrated circuit devices
US4469535A (en) * 1982-01-25 1984-09-04 Hitachi, Ltd. Method of fabricating semiconductor integrated circuit devices
US7009265B2 (en) 2004-06-11 2006-03-07 International Business Machines Corporation Low capacitance FET for operation at subthreshold voltages

Also Published As

Publication number Publication date
JPS57130479A (en) 1982-08-12
IT8125793A0 (en) 1981-12-22
GB2090467B (en) 1985-02-20
IT1142632B (en) 1986-10-08
CA1167981A (en) 1984-05-22
DE3150775A1 (en) 1982-08-19

Similar Documents

Publication Publication Date Title
US4745082A (en) Method of making a self-aligned MESFET using a substitutional gate with side walls
US4638347A (en) Gate electrode sidewall isolation spacer for field effect transistors
US5963791A (en) Silicon carbide MOSFET having self-aligned gate structure and method of fabrication
US6188104B1 (en) Trench DMOS device having an amorphous silicon and polysilicon gate
JP2503460B2 (en) Bipolar transistor and manufacturing method thereof
JPH0744272B2 (en) Transistor manufacturing method
US3745647A (en) Fabrication of semiconductor devices
EP0263341B1 (en) An improved process for preparing a charge coupled device with charge transfer direction biasing implants
EP0032030A2 (en) A semiconductor device and a method of manufacturing a semiconductor device
EP0160255B1 (en) Field effect transistor device and method of making same
US5017999A (en) Method for forming variable width isolation structures
JPH05206451A (en) Mosfet and its manufacture
US4477963A (en) Method of fabrication of a low capacitance self-aligned semiconductor electrode structure
EP0052038B1 (en) Method of fabricating integrated circuit structure
EP0111706B1 (en) Sidewall isolation for gate of field effect transistor and process for the formation thereof
EP0077737A2 (en) Low capacitance field effect transistor
US4553314A (en) Method for making a semiconductor device
EP0127814B1 (en) Process for forming a narrow mesa on a substrate and process for making a self-aligned gate field effect transistor
US4713355A (en) Bipolar transistor construction
US4717679A (en) Minimal mask process for fabricating a lateral insulated gate semiconductor device
US4722912A (en) Method of forming a semiconductor structure
US4251300A (en) Method for forming shaped buried layers in semiconductor devices utilizing etching, epitaxial deposition and oxide formation
GB2090467A (en) Low capacitance self-aligned semiconductor electrode structure and method of fabrication
EP0102075B1 (en) Semiconductor device with a multilayer structure
JPS63155768A (en) Manufacture of semiconductor device

Legal Events

Date Code Title Description
PCNP Patent ceased through non-payment of renewal fee