GB1576622A - Television synchronizing apparatus - Google Patents

Television synchronizing apparatus Download PDF

Info

Publication number
GB1576622A
GB1576622A GB1111376A GB1111376A GB1576622A GB 1576622 A GB1576622 A GB 1576622A GB 1111376 A GB1111376 A GB 1111376A GB 1111376 A GB1111376 A GB 1111376A GB 1576622 A GB1576622 A GB 1576622A
Authority
GB
United Kingdom
Prior art keywords
memory
signal
field
television
burst
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
GB1111376A
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
RCA Corp
Original Assignee
RCA Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by RCA Corp filed Critical RCA Corp
Priority to GB1111376A priority Critical patent/GB1576622A/en
Priority to US05/755,949 priority patent/US4109276A/en
Priority to AU23123/77A priority patent/AU511308B2/en
Priority to JP3020477A priority patent/JPS52116106A/en
Priority to FR7708214A priority patent/FR2345032A1/en
Priority to NL7702980A priority patent/NL7702980A/en
Priority to DE2711948A priority patent/DE2711948C3/en
Priority to CA274,297A priority patent/CA1089979A/en
Publication of GB1576622A publication Critical patent/GB1576622A/en
Expired legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N5/00Details of television systems
    • H04N5/04Synchronising
    • H04N5/06Generation of synchronising signals
    • H04N5/067Arrangements or circuits at the transmitter end
    • H04N5/073Arrangements or circuits at the transmitter end for mutually locking plural sources of synchronising signals, e.g. studios or relay stations
    • H04N5/0736Arrangements or circuits at the transmitter end for mutually locking plural sources of synchronising signals, e.g. studios or relay stations using digital storage buffer techniques

Landscapes

  • Engineering & Computer Science (AREA)
  • Multimedia (AREA)
  • Signal Processing (AREA)
  • Synchronizing For Television (AREA)
  • Processing Of Color Television Signals (AREA)

Description

(54) TELEVISION SYNCHRONIZING APPARATUS (71) We, RCA CORPORATION, a corporation organized under the laws of the State of Delaware, United States of America, of 30 Rockefeller Plaza, City and State of New York, 10020, United States of America, do hereby declare the invention, for which we pray that a patent may be granted to us, and the method by which it is to be performed, to be particularly described in and by the following statement: This invention relates to television synchronization apparatus and especially to apparatus for providing field conversions during the synchronizing of television signals from two or more non-synchronous sources of video information.
In modern television programming, it is generally necessary to integrate a mix of external and studio video sources smoothly into live pro rams. An example of such a requirement is the increasing use of Electronic Journalism (EJO facilities for on-the-spot news broadcasts.
The wide diversification of such program sources has emphasized the need for synchronizing systems to incorporate non-synchronous video signals originating outside the local studio.
Integrating a non-synchronous source into an existing program presents a serious production problem, since it is necessary to lock the studio reference signals to regenerated synchronizing pulses and sub carrier from the outside signal which is known as gen-locking or to use additional sync generators for the proper timing reference. Gen-locking to the external non-synchronous source is particularly troublesome in that only one source at a time may be utilized and that source tends to disrupt the internal studio sync timing. The use of multiple sync generators is expensive and creates further operational difficulties in maintaining gen-lock between the multiple generators. Similar problems are encountered in network cable and satellite transmission systems even though expensive rubidium standards are used because changes in the electrical path length causes the color phase of the video signal to drift, even though the horizontal signal timing component may be relatively stable.
A video synchronizer may be advantageously used to overcome the problems of incorporating non-synchronous program sources into a local studio broadcast where the conventional gen-locking methods described above do not provide a satisfactory solution. A video synchronizer is primarily a digital device, which accepts a non-synchronous video signal input from any external source, converts the signal from analog to digital format; stores the digitized signal in a memory; converts the digital signal back to analog form and processes the reconverted signal through a signal processing amplifier wherein sync, blanking and color burst signals are added to the output video signal. The digitized video information stored in memory is read out of the memory at a rate which is synchronous with the local studio sync generator timing. Since the reconstituted video signal is now completely synchronous with the local studio reference, it may be used directly for mixing, special effects, etc., similar to the manner in which a live camera, a video tape machine or other studio source is used.
However, in a synchronizer that does not individually store each of the four unique color fields of the NTSC system, provisions must be made for converting the video of each of these four unique fields into some other fields because of the unknown and random timing relationship between the non-synchronous input and the known timing of the house reference. For example, in a synchronizer which employs only one field of storage, it must be possible to modify any of the four input fields to be used as any of the four output fields. In a frame synchronizer, it must be possible to modify either of the two input odd fields or even fields to be used as any of the two output odd fields or even fields, respectively.
In accordance with the present invention, a television signal synchronizer apparatus is provided for making field conversions between an input video signal and an output video signal when the input and output video signals are non-synchronous, the apparatus comprising input and output video processing means coupled to memory means, a source of independent reference signals having a non-variant field sequence, memory control means including memory input means for writing the input video signal into the memory means and memory output means for reading the output video signal out of the memory storage means, a source of field identification signals developed from one of the input video signal or the independent reference signal, means for developing field conversion signals from the field identification signals, and delay means coupled to the memory input and the memory output means responsive to the field conversion signals and the field identification signals for modifying the writing and reading of data in and out of the memory means so as always to provide said read out video signals in a phase relationship in synchronism with the non-variant field sequence.
Figure 1 is a block diagram of a television signal synchronizer embodying the present invention; Figure 2 illustrates in graphical form typical television line and field standards useful in understanding the invention; Figure 3a is a block diagram of the coherent memory write signal logic in the first embodiment of the invention; Figure 3b is a block diagram of the coherent memory read signal logic in the first embodiment of the invention; Figure 4a-h illustrate waveforms depicting the operation of the block diagrams of figures 3a, 3b, Sa, Sb; Figure Sa is a block diagram of the coherent memory read signal logic in the second embodiment of the invention; Figure 5b is a block diagram of the coherent memory write signal logic in the second embodiment of the invention; Figure 6a - c illustrate memory storage locations useful in understanding the first embodiment of the invention; Figures 7a-d illustrate memory storage locations useful in understanding the second embodiment of the invention In Figure 1, a signal (Video In) from a non-synchronous source, such as an Electronic Journalism (EJ) camera, is coupled to an input terminal of an input video processor 10 in which the incoming video signal synchronizing components and burst timing information are scparated from the active picture information. The separated timing information is coupled to a write clock generator 13 which develops timing information in the form of 14.3MHz pulses (four times the NTSC subcarrier frequency of 3.58MHz), synchronous with the incoming signal timing information, for enabling an analog-to-digital (A/D) converter 10, buffer 12 and write address generator 22. The active picture information portion of the incoming video signal is band-width limited to 5.5 Megahertz in the input video processor 10 and coupled from the output terminal of video processor 10 to the input terminal of A/D converter 11, of known form, where the signal is converted (sampled at a 14.3 Megahertz word rate) into digital form consisting of 8 bit parallel code words.
The signal output of A/D converter 10, in the form of a digitally sampled input video signal, is coupled to a buffer 12 and, in turn, to picture memory 20 for storage. The digital picture information signal is stored at discrete locations in the memory in accordance with specific address codes referenced to burst, vertical and horizontal sync signals generated by the write address generator 22 in response to the related incoming signal timing information generated in the write address clock. Memory 20 is constructed, for example, with memory integratcd circuits, such as the Fairchild 40965 DC Random Access Memory (RAM). A typical integrated circuit RAM of the type described has a storage capacity of 4096 bits of information, the total capacity of the memory 20 is determined by the number of bits of information desired to be stored. In a typical synchronizer of the type illustrated in Figure 1, constructed in accordance with known techniques and utilizing a clock rate of 14.3 Megahertz, a field memory store would require 7280 bits of memory (910 samples times 8 bits per samplc) for each horizontal line period of 63.5 Microseconds, which yields a total of 1,863,680 bits of memory for storing the 256 lines of information corresponding to the 262 1/2 vertical lines in a full field, as illustrated in Figure 2. The indicated reduction of vertical line storage from 262 1/2 to 256 is a practical solution to reducing the expensive memory cost consistent with economical memory logic structure. As illustrated in Figure 2, the active picture area actually comprises 242 1/2 lines with the other 20 lines being utilized for the vertical blanking interval. The vertical blanking interval also contains other signal processing information, such as the Vcrtical Interval Test Signal (VITS) on lines 17 and 18; Vertical Interval Rcference Signal (VIRS) on line 19; and the Field Source Identification Signal on line 20 - therefore, it is possible to completely store the 242 1/2 active vertical picture information lines per field as well as the vertical interval signal processing information within the 256 lines of memory by beginning the vertical line information storage at line 15.
If the synchronizer is to be of the full frame variety, which requires the storage of two complete fields, the memory store would require 910 samples per line times 8 bits per sample times 256 lines per field times 2 fields or 3,727,360 bits of memory.
As previously described, the digital picture information is coupled from input video processor 10 to the memory store by means of a buffer 12. Buffer 12 provides a convenient means to overcome a limitation on the data read-in rate of the typical integrated circuit RAM's currently available. The 14.3 MHz clock rate at four times subcarrier was selected to provide sufficient resolution of the picture information being digitized in the A/D converter; however, the typical RAM data read-in rate is generally limited to a 2MHz rate. Buffer 12, which is in the form of an 8 bit-serial-in/parallel-out (SIPO) configuration provides a convenient means of accommodating this difference in data rates. Data is serially read into buffer 12 at the 14.3 MHz rate and may be read-out in parallel form at no more than one-eighth of the read-in rate, thus readily adjusting the incoming signal to the data into memory information rate of 2MHz.
In order to recover the picture information stored in the memory 20, the signal conversion process is reversed as follows: the data stored in memory 20 is read out of memory 20 into a parallel-in/serial-out (PISO) buffer. The path, in turn, is coupled to a digital-to-analog (D/A) converter 31, which converts the 8 bit code word back to a conventional analog picture by timing information and read address generated by read clock generator 33 and read address generator 23. The generators are synchronized to the local studio reference signals. The output of D/A converter 31 is coupled to an output video processor 32 in which the blanking interval, sync and burst corresponding to local studio reference are added to the recovered picture information to restore the output video signal to a complete composite video signal, as illustrated in Figure 2. Thus, the picture information, which was stored in memory 20 from a non-synchronous source is read out of the memory synchronous with the local studio reference, which makes the signal suitable for programming production requirements of mixing, special effects and switching similar to the manner in which a live camera, VTR tape or other source is used.
Memory control 21 completes the synchronizer of Figure 1 and includes logic circuitry which responds to status signals from the write and read address generators identified in Figure 1 as ready-to-write and ready-to-read, respectively, so as to provide write and read signals to memory 20 to ensure that reading and writing into the same address location do not occur simultaneously as would be the case where non-synchronous video sources may drift ahead and behind the fixed local studio reference.
As previously described, one of the features of a television synchronizer is the ability to provide a video output signal synchronized to a local (studio) reference from one or more non-synchronous video sources. In the event a synchronizer which has only one or two fields of storage is being utilized for this function, and because of the random timing relationship between non-synchronous input and the local or studio reference it may become necessary to read out the present (in the case of a 1 field storage) or prior field (in the case of a frame storage) as the next field, in order to maintain synchronism with the field sequence of the local reference. However, the proper field for the next field in accordance with the non-variant field sequence of the local reference may not be available from the memory. Under these conditions, it is necessary to provide a means for field conversions if the output video signal from the synchronizer is to be continuous and in synchronism with the local reference. In the NTSC color system, there are four distinct fields in a complete color signal with the burst phasing of each odd field being precisely 1800 from the succeeding odd field; thus if field 1 is designated as having an initial burst phasing of 0 , field 3 will have a burst phasing of 1800, and therefore, the even fields 2 and 4 are 1800 and 0 respectively, forming a non-variant field sequence. Since it is desired that the video output signal from the synchronizer be synchronous with the local (studio) reference and that the system standards (NTSC) be maintained, the read-out of memory sequence is made non-variant as field 1, field 2, field 3, field 4, which has a designated burst sequence of 0 , 1800, 1800, 0 , respectively. Having established the read-out of memory as a non-variant sequence, it is necessary to evaluate the fields stored in the memory in order to determine if the available fields have the correct burst phasing. A particularly advantageous memory storage construction useful in a television signal synchronizer of the form illustrated in Figure 1 is known as a coherent memory and is described in detail in the United States Patent No. 4101926, of R. A. Dischert, et al., issued July 18, 1978 and entitled, "Television Synchronizing Apparatus." A coherent memory, as described therein, has a pre-assigned fixed burst phasing of 0 or 1800 for each line store of color video image information. In writing data into a coherent memory, it is readily recognized that in a television signal synchronizer, the horizontal sync timing and burst phasing information contained in the horizontal blanking interval of the incoming video signal is utilized only for the purposes of identification for proper writing-into-memory of the image portion of the video signal. New horizontal sync and burst timing components synchronous with the local (studio) reference signals are established during the readout of the memory store 20. Since these incoming synchronizing components are discarded during readout, it is similarly possible to discard the incoming synchronizing components including the burst phasing information on the premise that they are well-known repetitive functions. Therefore, the incoming color video information is read into memory 20 coherent with the preassigned burst phasing. Discarding, i.e., not storing, the horizontal blanking interval information during each horizontal line, reduces the time period of each line during which information is to be stored to 52.5,usec corresponding to the actual video image portion of the line, as illustrated in Figure 2. Utilizing the same clock rate of 14.3 MHz, as previously described, the number of samples per line to be stored is reduced from 910 to 768, thereby significantly reducing the overall capacity and cost of memory 20 by approximately 16spa However, discarding the incoming burst signal component, which represents the color phasing of the video information, presents a further problem which must be resolved if the advantages of a coherent memory having a preassigned burst phasing are to be realized. As previously described in the NTSC color system, there are four distinct fields in a color signal with the burst phasing of each odd field being precisely 1800 from the succeeding odd field; thus, if field 1 is designated as having an initial burst phasing of 0 , field 3 will have a burst phasing of 1800, and the even fields 2 and 4 are 1800 and 0 , respectively. Therefore, in a coherent memory having a preassigned fixed burst phasing, for example, fields 1 and 4 at 00 and fields 3 and 2 at 1800, it is necessary to modify the reading into memory of fields 3 and 2 so that these fields are stored with identical burst phasing to fields 1 and 4. Figures 3a and 4a - 4f illustrate how write clock generator 13 and write address generator 22 of the apparatus of Figure 1 may be constructed to provide coherence of the image information being written into a coherent memory store.
The incoming horizontal sync timing and burst information from input video processor 10 appearing at terminal 15 of Figure 1 is coupled to a subcarrier crossover detector in the write clock generator 13 of Figure 1 illustrated in Figure 3 as follows. The horizontal sync of approximately 5,usec duration (waveform 4a) is coupled to the input terminal of a voltage controlled one-shot multivibrator 100 which produces a pulse of approximately 2.3tsec duration (waveform 4b) timed from the leading edge of the horizontal sync pulse. The output signal of multivibrator 100 is coupled to a one-shot multivibrator 110 which produces a pulse of a duration greater than 140 nanoseconds timed from the trailing edge of waveform 4b and to the reset terminal R of a D flip-flop 130. The output signal from multivibrator 110 and the 0 output signal from D flip-flop 130 are coupled to the input terminals of an AND gate 150.
The burst subcarrier is coupled to a multiplier 140 where its frequency is doubled and, in turn, to terminal T of the D flip-flop where it serves a trigger or clock signal for "D" type flip-flop 130. A biasinz voltage +V is coupled to the enabling input terminal of flip-flop 130 to condition the D output of flip-flop 130 for a LOW level.
Insofar as described, the operation of the subcarrier crossover detector of Figure 3a operates in the following manner. The incoming horizontal sync (waveform 4a) enables multivibrator 100 (waveform 4b), which, in turn, enables multivibrator 110 (waveform 4c) providing one input to AND gate 150 and resets D flip-flop 130 (waveform 4d which is the output of flip-flop 130), providing the other input to AND gate 150. The twice subcarrier frequency output of multiplier 140 (waveform 4e) then triggers D flip-flop 130 on the very next positive edge of the two times subcarrier train, which causes the Q output of the D flip-flop to go low and disable AND gate 150. The trailing edge of the output pulse of AND gate 150 (waveform 4f) represents a precise location for a re-generated sync signal located consistently with respect to burst, which is necessary when burst and sync are not stored.
Since the subcarrier burst signal is not defined in the television standards with respect to the leading edge of sync, it is possible for the output of AND gate 150 to vary in width from approximately 0 to 140 nanoseconds in time with 0 time representing a coincidence between subcarrier and the leading edge of sync. Therefore the subcarrier crossover detector of Figure 3 will not reliably indicate the burst phasing at the output of AND gate 150. To avoid this problem, a hystercsis feedback loop is incorporated in the circuit of Figure 5a by coupling the output of AND gate 150 to a low-pass filter 120, which develops a voltage at its output reprcsenting the average width of the output pulse of AND gate 150. The output signal of low-pass filter 120 is coupled to voltage controlled multivibrator 100 where it is utilized as a control voltage to modify the duration of the output signal of multivibrator 100 to ensure an adequate time difference for the generation of the output pulse from AND gate 150.
The output signal from AND gate 150 represents a composite of the horizontal sync and burst timing of the incoming color video information. This coupled to terminal 16 of write address generator 22 of Figure 1 and, in turn, to a switch Si, shown diagrammatically. Switch S, couples, in a first position, the composite horizontal sync and burst timing signal directly to the ready-to-write pulse generator in write address generator 22 in which the ready-to-write into memory signal appearing at terminal 17 of Figure 1 is developed. In the other position of switch Si, the output signal of AND gate 150 is delayed in delay circuit 170 a fixed amount, 140 nano-seconds in the NTSC system, so as to delay the development of the ready-to-writeinto memory signal. This effectively shifts the color image information by 1800 to coincide with the pre-assigned burst phasing of coherent memory 20. A field identification switch 190 enabled by the field identification signal of the incoming video signal is utilized to determine if the writing-into-memory is to be delayed in the following manner. Field 1 - no delay, field 3 - delay, field 2 - delay and field 4 - no delay. Thus, the color video information is stored coherently in accordance with the preassigned burst phasing in a memory of significantly reduced capacity, as illustrated in Figures 6a and 7a, wherein the first six bits of memory for each of fields 1, 2, 3, 4 (beginning at line 10 of each field in the NTSC system) are shown as blocks A, B, C, D, E & F. The burst phasing information is now incorporated in the coherent memory. Thus, it is possible to adjust the reading of data out of the memory so that the burst phasing of the color video image information out of memory coincides with the non-variant field sequence of the local reference. This may be accomplished by modifying the readout of the stored data only on read-out from memory in a first operational sequence, as illustrated in Table A and Figures 6a, 6b and 6c or alternatively by modifying the writing-into-memory of data in an alternative operational sequence, as illustrated in Table B and Figures 7a, 7b, 7c and 7d.
Table A Column 1 Column 2 Column 3 field 1 0 0 0 field 2 140 nsec. 140 nsec. -140 nsec.
field 3 140 nsec. 140 nsec -140 nsec.
field 4 0 0 0 Figure 6a and Column 1 of Table A illustrates the burst phasing of the color image information in terms of storage delay for each field as stored in a coherent memory. (140 nanoseconds being equal to a phase reversal of 1800 at 3.58 MHz in the NTSC system).
Column 2 illustrates the non-variant field read-out delay to achieve the required NTSC field burst sequence. while Column 3 illustrates the read-out modification for making field conversions. From Table A, Columns 1 and 2, it can be seen that the read-out delay corresponds to the delay of the image signal stored in the memory. A direct read-out of the memory information is possible with the first active bit of each field in line vertically as is required and illustrated by Figure 6b. However, when field conversion must be made utilizing the frame synchronizer, a field 1 must be made (converted) from a field 3 [F1 (3)] a field 2 from a field 4 [F2 (4)], a field 3 from field 1 [F3 (1)] and a field 4 from a field 2 F4 (2)1. It iS necessary therefore, in view of the non-variant read-out sequence to further modify the readout of data, as illustrated in Column 3, if a correctly re-assembled picture is to be achieved. In the case of a conversion of a field 3 to a field 1, it is noted that field 3 was stored in memory with a 140 nanosecond delay (Column 1) and normally read out with a 140 nanosecond delay (Column 2). When field 3 is read out to produce field one, the leading edge of the picture information is displaced 2 bits or 140 nanoseconds to the right (F1 (3) of Figure 6c) because the non-variant readout sequence for a field 1 begins at 0 phase (no delay).
Similarly when a field 4 is converted to a field 2, the leading edge of the picture information is also displaced 140 nanoseconds to the right (F4 (2) of Figure 6c). However, when a field 2 is constructed by conversion of a field 4 or a field 3 from a field 1, it is necessary to further modify the readout from memory. The initial image information from fields 2 and 3 was stored in memory delayed by 140 nanoseconds (Column 1) and would normally be read out by the non-variant sequence with a delay of 140 nanoseconds (Column 2) so as to align the initial image information bits. If no provision to modify the readout is made, the initial image information conversion of fields 2 and 3 will differ by 280 nanoseconds from the initial image information of conversion fields 1 and 4, which will produce an unacceptable picture.
Therefore, as illustrated in Column 3 and F2 (4), F3 (1) of Figure 6c, a negative delay or advance of 140 nanoseconds in reading out of memory is provided when converting fields 2 and 3 so that the initial image information appears at the output of the memory storage coincident with the initial image information of fields 1 and 4. Since the entire series of conversion fields now appears 140 nanoseconds to the right, as shown in Figure 6c, the final reconstructed picture will shift 140 nanoseconds to the right (datum line 2-2 of Figure 6c as compared to datum line 1-1 of Figure 6b) with respect to the local studio horizontal sync; however, the color will be correct and the slight horizontal shift of the picture is relatively unnoticed by the viewer.
Table B Column 1 Column 2 Column3 field 1 0 0 0 field 2 140 nsec. 140 nsec. -140 nsec.
field 3 140 nsec. 140 nsec. -140 nsec.
field 4 0 0 0 Figure 7a and Column 1 of Table B illustrates the burst phasing of the color image information in terms of storage delay for each field as stored in a coherent memory for the alternative of modifying the writing-into-memory. Column 2 of Table B illustrates the non-variant field readout delay to achieve the required NTSC field burst sequence, while Column 3 illustrates the writing-into-memory modifications for making field conversions in the alternative to that shown in Table A. The writing into and reading out of memory operational sequence in the alternative embodiment is identical to that described in conjunction with Table A when no conversions are being made and is illustrated by observation that Columns 1 and 2 of Tables A and B correspond as do Figures 6a, 6b and Figures 7a and 7c.
However, when making field conversions, a field 1 must be made (converted) from a field 3 [F1 (3)], a field 2 from a field 4 [F2 (4)], a field 3 from a field 1 [F3 (1)] and a field 4 from a field 2 [F4 (2)]. It is necessary, therefore, in view of the non-variant readout sequence to effectively modify the writing of the data into the memory, as illustrated in Column 3 of Table B if a correctly reassembled picture is to be achieved. This may be accomplished, as will be described in conjunction with the apparatus of Figures 3a, 3b, 5a, 5b by modifying the writing-into-memory, as illustrated in Figure 7b. In Figure 7b, phantom bits, shown in dotted form in fields F2 and F3, are created so that the data written into memory in anticipation of field conversions is in the proper field burst sequence for the non-variant readout sequence of Column 2 of Table B. In actual practice, memory spaces do not exist for the phantom bits shown in Figure 7b and the image information indicated in these blocks is merely discarded; however, the image information is now in memory in a proper sequence so that the nonvariant readout sequence produces a reconstructed picture illustrated by F1 (3), F2 (4), F3 (1), F4 (2) of Figure 7d. In this alternative operational sequence, the datum line for readout indicated as 1-1 in Figure 7c, and 2-2 in Figure 7d has not shifted, but the picture content has been shifted two bits or 140 nanoseconds to the left, as shown in Figure 7c by Fl to F4 beginning at bit A, and Figure 7d by F1 to F4 beginning at bit C. As stated in conjunction with the description of Table A and Figures 6a to 6c, the shift of 140 nanoseconds in picture content is relatively unnoticed by the viewer since the color is correct during the field conversions.
Figures 3a, 3 modify the writing-into-memory during field conversions with a non-variant field readout sequence.
-The operation of the structure of Figures 5a and 5b are identical to Figures 3a and 3b with - the exception that their function is interchanged, i.e., the structure of Figure 3a for writing into-memory is now utilized for as Figure 5a for reading out of memory, and in a similar fashion the structure of Figure 3b utilized for modifying the readout from memory is now utilized as Figure Sb for modifying the writing-into-memory. The interchangeability of the structures of Figures 3a to 5a is further indicated by the use of identical terminal designations 15,16, 17 in Figures 3a, 5a and Figure 1. Similarly, terminals 35,36,37 and 40 of Figures 3b and 5b correspond to terminals 35, 36, 37 and 40 of Figure 1. The writing-in and reading-out of memory being as shown in Figures 7a - 7d.
Although the present invention has been described in terms of a composite video signal according to the NTSC television standards, the principles of the invention are equally applicable to other television standards, such as PAL, PAL-M, and S.E.C.A.M. These other - standards do contain differences from the NTSC system which require modifications to portions of the synchronizer, among these are: the clock frequencies must be adjusted for differences in subcarrier frequency which determines the number of samples per line, i.e., 4.33 MHz in PAL versus 3.58 MHz in NTSC. Similarly, the capacity of the memory in terms of lines stored must be adjusted to accommodate the number of lines in each system, typically 625 in PAL, 525 in PAL-M, and 625 in SECAM. In addition, the memory organization and controlling logic must be adjusted to the individual color signal differences in each system such as the eight unique fields in PAL in terms of burst phase sequence as against only four unique fields in terms of the NTSC burst phase sequence, while in S.E.C.A.M. the burst frequency in the form of an undeviated subcarrier alternates on each line to have a different frequency on each consecutive line. The horizontal and vertical synchronizing signals of each television system must also be accommodated in generating the write addresses for writing into-memory and generating the read addresses for reading-out-of-memory.
WHAT WE CLAIM IS: 1. Television signal synchronizer apparatus for providing field conversions between an input video signal and an output video signal when said input and output video signals are non-synchronous, said apparatus comprising memory means, input and output video proces sing means coupled to said memory means; a source of independent reference signals having a non-variant field sequence; memory control means including memory input means for writing said input video signal into said memory means and memory output means for reading said output video signal out of said memory means; a source of field identification signals developed from said input video signal or said independent reference signal; means for developing field conversion signals from said field identification signals; and delay means coupled to said memory input and said memory output means responsive to said field conversion signals and said field identification signals for modifying the writing and reading of data in and out of said memory means so as always to provide said read out video signals in a phase relationship in synchronism with said non-variant field sequence.
2. A television signal synchronizer as claimed in Claim 1 wherein said input video signals comprise one or more television fields, each of said television fields including horizontal line signals having a horizontal blanking interval containing horizontal and burst synchronizing signal components and an active image information portion, said burst signal component being in a repeating phase sequence from one of said television fields to the next, said television fields being subject to conversion on reading out of said memory means, said memory means stores a plurality of lines and has preassigned fixed burst phasing for each of said lines stored with respect to the other stored lines, said memory input means includes means for generating a non-variant field write in sequence; said input video processing means includes means for developing a first composite horizontal sync and burst timing control signal indicative of the timing of said incoming video signal so that said active video information is written into said memory means; said output video processing means includes means for developing a second composite horizontal sync and burst timing control signal indicative of the timing of said reference signal, said delay means includes a first delay member operable on said first control signal for delaying the writing into memory so as to write said active video image information portion into said memory means in accordance with said preassigned fixed burst phasing for each line of each of said television fields; and a second delay member operable on said second control signal for delaying the reading out of memory so as to read said active video image information portion of each line of each of said television fields out of said memory in accordance with said non-variant field write-in sequence.
3. A television signal synchronizer as claimed in Claim 1 wherein said input video signals comprise one or more television fields, each of said television fields including horizontal line signals having a horizontal blanking interval containing horizontal and burst synchronizing signal components and an active image information portion, said burst signal component
**WARNING** end of DESC field may overlap start of CLMS **.

Claims (5)

**WARNING** start of CLMS field may overlap end of DESC **. modify the writing-into-memory during field conversions with a non-variant field readout sequence. -The operation of the structure of Figures 5a and 5b are identical to Figures 3a and 3b with - the exception that their function is interchanged, i.e., the structure of Figure 3a for writing into-memory is now utilized for as Figure 5a for reading out of memory, and in a similar fashion the structure of Figure 3b utilized for modifying the readout from memory is now utilized as Figure Sb for modifying the writing-into-memory. The interchangeability of the structures of Figures 3a to 5a is further indicated by the use of identical terminal designations 15,16, 17 in Figures 3a, 5a and Figure 1. Similarly, terminals 35,36,37 and 40 of Figures 3b and 5b correspond to terminals 35, 36, 37 and 40 of Figure 1. The writing-in and reading-out of memory being as shown in Figures 7a - 7d. Although the present invention has been described in terms of a composite video signal according to the NTSC television standards, the principles of the invention are equally applicable to other television standards, such as PAL, PAL-M, and S.E.C.A.M. These other - standards do contain differences from the NTSC system which require modifications to portions of the synchronizer, among these are: the clock frequencies must be adjusted for differences in subcarrier frequency which determines the number of samples per line, i.e., 4.33 MHz in PAL versus 3.58 MHz in NTSC. Similarly, the capacity of the memory in terms of lines stored must be adjusted to accommodate the number of lines in each system, typically 625 in PAL, 525 in PAL-M, and 625 in SECAM. In addition, the memory organization and controlling logic must be adjusted to the individual color signal differences in each system such as the eight unique fields in PAL in terms of burst phase sequence as against only four unique fields in terms of the NTSC burst phase sequence, while in S.E.C.A.M. the burst frequency in the form of an undeviated subcarrier alternates on each line to have a different frequency on each consecutive line. The horizontal and vertical synchronizing signals of each television system must also be accommodated in generating the write addresses for writing into-memory and generating the read addresses for reading-out-of-memory. WHAT WE CLAIM IS:
1. Television signal synchronizer apparatus for providing field conversions between an input video signal and an output video signal when said input and output video signals are non-synchronous, said apparatus comprising memory means, input and output video proces sing means coupled to said memory means; a source of independent reference signals having a non-variant field sequence; memory control means including memory input means for writing said input video signal into said memory means and memory output means for reading said output video signal out of said memory means; a source of field identification signals developed from said input video signal or said independent reference signal; means for developing field conversion signals from said field identification signals; and delay means coupled to said memory input and said memory output means responsive to said field conversion signals and said field identification signals for modifying the writing and reading of data in and out of said memory means so as always to provide said read out video signals in a phase relationship in synchronism with said non-variant field sequence.
2. A television signal synchronizer as claimed in Claim 1 wherein said input video signals comprise one or more television fields, each of said television fields including horizontal line signals having a horizontal blanking interval containing horizontal and burst synchronizing signal components and an active image information portion, said burst signal component being in a repeating phase sequence from one of said television fields to the next, said television fields being subject to conversion on reading out of said memory means, said memory means stores a plurality of lines and has preassigned fixed burst phasing for each of said lines stored with respect to the other stored lines, said memory input means includes means for generating a non-variant field write in sequence; said input video processing means includes means for developing a first composite horizontal sync and burst timing control signal indicative of the timing of said incoming video signal so that said active video information is written into said memory means; said output video processing means includes means for developing a second composite horizontal sync and burst timing control signal indicative of the timing of said reference signal, said delay means includes a first delay member operable on said first control signal for delaying the writing into memory so as to write said active video image information portion into said memory means in accordance with said preassigned fixed burst phasing for each line of each of said television fields; and a second delay member operable on said second control signal for delaying the reading out of memory so as to read said active video image information portion of each line of each of said television fields out of said memory in accordance with said non-variant field write-in sequence.
3. A television signal synchronizer as claimed in Claim 1 wherein said input video signals comprise one or more television fields, each of said television fields including horizontal line signals having a horizontal blanking interval containing horizontal and burst synchronizing signal components and an active image information portion, said burst signal component
being in a repetitive phase sequence from one of said television fields to the next, said television fields being subject to conversion on reading out of said memory means, said memory means stores a plurality of lines and has preassigned fixed burst phasing for each of said lines stored with respect to the other stored lines of said memory, said memory output means includes means for generating a non-variant field read out sequence, said output video processing means includes means for developing a first composite horizontal sync and burst timing control signal indicative of the timing of said reference signal, said input video processing means includes means for developing a second composite horizontal sync and burst timing control signal indicative of the timing of said incoming video signal so that said active video information is written into said memory means, said delay means includes a first delay member operable on said first control signal for delaying the reading out of memory so as to read said video image information portion of each of said fields out of said memory means in accordance with said non-variant field read out sequence arid a second delay member operable on said second control signal for delaying the writing-into memory so as to write said video image information portion of each of said television fields into said memory in accordance with said preassigned fixed burst phasing for each line of each of said television fields and said non-variant field read out sequence.
4. A television signal synchronizer with memory write-in adjusted to a readout sequence substantially as described with reference to Figs 1, 3a and 3b.
5. A television signal synchronizer with memory readout adjusted to a write-in sequence, substantially as described with reference to Figs. 1, 5a and Sb.
GB1111376A 1976-03-19 1976-03-19 Television synchronizing apparatus Expired GB1576622A (en)

Priority Applications (8)

Application Number Priority Date Filing Date Title
GB1111376A GB1576622A (en) 1976-03-19 1976-03-19 Television synchronizing apparatus
US05/755,949 US4109276A (en) 1976-03-19 1976-12-30 Memory read/write organization for a television signal processor
AU23123/77A AU511308B2 (en) 1976-03-19 1977-03-10 Television synchronizing apparatus
JP3020477A JPS52116106A (en) 1976-03-19 1977-03-17 Television signal synchronizer
FR7708214A FR2345032A1 (en) 1976-03-19 1977-03-18 TELEVISION SYNCHRONIZATION DEVICE
NL7702980A NL7702980A (en) 1976-03-19 1977-03-18 TELEVISION SIGNAL SYNCHRONIZER.
DE2711948A DE2711948C3 (en) 1976-03-19 1977-03-18 Circuit arrangement for synchronizing television signals
CA274,297A CA1089979A (en) 1976-03-19 1977-03-18 Television synchronizing apparatus

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
GB1111376A GB1576622A (en) 1976-03-19 1976-03-19 Television synchronizing apparatus

Publications (1)

Publication Number Publication Date
GB1576622A true GB1576622A (en) 1980-10-08

Family

ID=9980284

Family Applications (1)

Application Number Title Priority Date Filing Date
GB1111376A Expired GB1576622A (en) 1976-03-19 1976-03-19 Television synchronizing apparatus

Country Status (2)

Country Link
CA (1) CA1089979A (en)
GB (1) GB1576622A (en)

Also Published As

Publication number Publication date
CA1089979A (en) 1980-11-18

Similar Documents

Publication Publication Date Title
US4109276A (en) Memory read/write organization for a television signal processor
US4101926A (en) Television synchronizing apparatus
US4134131A (en) Digital video synchronizer
US4646151A (en) Television frame synchronizer with independently controllable input/output rates
US4364090A (en) Method for a compatible increase in resolution in television systems
US4218710A (en) Digital video effect system comprising only one memory of a conventional capacity
US4249198A (en) Phase locking system for television signals
US4015288A (en) Write clock generator for digital time base corrector
US4231063A (en) Frame synchronizer having a write-inhibit circuit
US4316219A (en) Synchronizing circuit adaptable for various TV standards
EP0167343B2 (en) Progressive scan television receiver with adaptive memory addressing
US4339770A (en) Synchronizing system with chroma parity detection
US4689676A (en) Television video signal synchronizing apparatus
JP2997884B2 (en) Television signal processing system
US4152719A (en) Video picture compression
JPH0817008B2 (en) Video signal time axis correction device
WO1991017631A1 (en) Method and apparatus for synchronization in a digital composite video system
GB1576622A (en) Television synchronizing apparatus
US4412250A (en) Memory-type sync generator with reduced memory requirements
GB1576623A (en) Television synchronizing apparatus
US5245414A (en) Video signal synchronizer for a video signal in luminance and chrominance component form
JP2896901B2 (en) Phase-locked subcarrier recovery circuit
EP0153861A2 (en) Video signal delay circuit
CA1087295A (en) Television picture size altering apparatus
US4395737A (en) Video disc slow down processor with reverse color detector/corrector

Legal Events

Date Code Title Description
PS Patent sealed
PE20 Patent expired after termination of 20 years

Effective date: 19970310