GB1238021A - - Google Patents
Info
- Publication number
- GB1238021A GB1238021A GB1238021DA GB1238021A GB 1238021 A GB1238021 A GB 1238021A GB 1238021D A GB1238021D A GB 1238021DA GB 1238021 A GB1238021 A GB 1238021A
- Authority
- GB
- United Kingdom
- Prior art keywords
- pulses
- low speed
- high speed
- information
- channels
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/05—Electric or magnetic storage of signals before transmitting or retransmitting for changing the transmission rate
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04Q—SELECTING
- H04Q11/00—Selecting arrangements for multiplex systems
- H04Q11/04—Selecting arrangements for multiplex systems for time-division multiplexing
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Power Engineering (AREA)
- Signal Processing (AREA)
- Time-Division Multiplex Systems (AREA)
Abstract
1,238,021. Multiplex pulse signalling. ASSOCIATED ELECTRICAL INDUSTRIES Ltd. 9 Sept., 1968 [7 Sept., 1967], No. 40894/67. Heading H4L. In a time division multiplex arrangement, a plurality of low bit rate time division multiplex systems in each of which information is conveyed by means of discrete pulses, are supermultiplexed in an exchange for manipulation in the exchange at a higher bit rate. General description. As shown, n low speed systems LS1 to LSn are to be super-multiplexed on a high speed highway HS for manipulation within an exchange EE. In each of the low speed channels the sampling rate is 8 kc/s and there are 8 bits per channel and 24 channels so What the bit rate is 1À536 Mb./s. requiring a bit rate of n x 1À536 Mb./s. for the high speed channel. Each low speed channel is coupled to a transfer arrangement SMI to SMn which each include a pair of 8-bit shift registers R1/1, R2/1 &c., and provide time compression of information transferred from a low speed to the high speed channel or time expansion for the reverse operation. The two shift registers are arranged to operate at two reading speeds (the high and low bit rates) alternately. In Fig. 2, pulses CL1 to CL24 define the low speed channels and pulses CH1 to CH24n define the high speed channels. The third, fourth and fifth lines of pulses show the allocation of the high speed channels to the arrangements SM1 to SMn. Thus, high speed channels 1, n + 1, 2n + 1, 23n +1 are allotted to SM1 (pulses Pa/1 Pb/1) and so on. Pulses P1 and P2 correspond to alternate channels of a low speed system, and are derived from each of the low speed systems. Clock pulses LSCe are derived from the normal clock pulses LSC and occur at the end of each bit interval in a low speed system, similar clock pulses LSCc occurring at the centre of each such interval. High speed clock pulses HSCe and HSCc (not shown) are derived similarly. Operation. It is assumed that each of the shift registers R1/1 to R1/n is storing information received over the "GO" path from channel 24 of the corresponding low speed system via gates GLG1/1, GLG1/2 &c., during the P2 pulse period and written into the shift registers by clock pulses LSCc as gated by pulse P2 at gate LG1/1 &c. In the following P1 pulse period, gates GLG2 are opened so that information in channel 1 of each low speed system is passed from the "GO" path to the corresponding shift register R2/1 &c. and written in by pulses LSCc via gates LG2. During the pulse P1 period control pulses Pa/1 to Pa/n for channels ch1 to chn of the high speed system HS occur so that information is read out of registers R1/1 to R1/n in succession via gates HG1/1<SP>1</SP> &c. and bi-stables B1/1 &c. during this period and supplied via corresponding gates GHGa to the high speed highway HS and exchange EE. During the pulse period Pa/1 information will be applied over the "RETURN" of the high speed highway HS and written into shift-register R1/1 via gate RHGa/1 under the control of clock pulses HSCc via gate HG1/1 so that after eight pulses HSCc information has been returned to the shift register R1/1. Similar operations take place during pulse periods Pa/2 &c. for shift registers R1/2 &c. In the following P2 pulse period, gates LG1/1, LG1/1<SP>1</SP> and RLG1/1 in SM1 and corresponding gates in SM2 &C are opened so that information is read out of registers R1 by the slow speed clock pulses LSCe to the respective low speed highways. Also during period P2 gates GLCI are opened so that information on the "GO" path of the low speed highways is being written into registers R1, and control pulses Pb/1 to Pb/n occurring in succession causes information to be read out of registers R2 to the high speed highway HS. This cycle is repeated for subsequent pulses P1, P2. The phasing of pulses P1, P2 may be adjusted to correct for any difference in the "GO" and "RETURN" paths of the low speed systems.
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GB4089467 | 1967-09-07 |
Publications (1)
Publication Number | Publication Date |
---|---|
GB1238021A true GB1238021A (en) | 1971-07-07 |
Family
ID=10417155
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
GB1238021D Expired GB1238021A (en) | 1967-09-07 | 1967-09-07 |
Country Status (1)
Country | Link |
---|---|
GB (1) | GB1238021A (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0057758A1 (en) * | 1981-02-05 | 1982-08-18 | Siemens Aktiengesellschaft | Circuit arrangement for telecommunication exchanges, in particular PCM telephone exchanges, with a time-division multiplex switching arrangement having time-slot multiples |
GB2120051A (en) * | 1982-04-22 | 1983-11-23 | Int Standard Electric Corp | Rate converter |
-
1967
- 1967-09-07 GB GB1238021D patent/GB1238021A/en not_active Expired
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0057758A1 (en) * | 1981-02-05 | 1982-08-18 | Siemens Aktiengesellschaft | Circuit arrangement for telecommunication exchanges, in particular PCM telephone exchanges, with a time-division multiplex switching arrangement having time-slot multiples |
GB2120051A (en) * | 1982-04-22 | 1983-11-23 | Int Standard Electric Corp | Rate converter |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
SU1447296A3 (en) | Swapping device | |
US3715505A (en) | Time-division switch providing time and space switching | |
GB1067981A (en) | Data conversion system | |
US3761894A (en) | Partitioned ramdom access memories for increasing throughput rate | |
GB1506759A (en) | Framing detector for a time division multiplex system | |
GB1519985A (en) | Computer momories | |
GB1296181A (en) | ||
GB1238021A (en) | ||
CA2127932A1 (en) | Method of converting a parallel, time-division multiplexed data stream into individual serial data streams and vice versa, and converter therefor | |
GB1270472A (en) | High-capacity time division multiplex switching network having blocking characteristics | |
GB1317831A (en) | Data transmission system | |
GB1161993A (en) | Improvements in or relating to PCM Systems | |
US4218588A (en) | Digital signal switching system | |
GB1463834A (en) | Pcm time division multiplex telecommunications systems | |
US4055728A (en) | Fine division telephone multiplexed switching network | |
SU845811A3 (en) | Time commutator | |
GB1220680A (en) | Improvements relating to data transmission systems | |
US3008006A (en) | Regenerative telegraph repeater | |
SU1109727A1 (en) | Information input device | |
SU1259493A1 (en) | Coding device | |
SU529454A1 (en) | Input device | |
SU1001486A1 (en) | Binary pulse counter | |
SU857967A1 (en) | Interface | |
SU415817A1 (en) | ||
SU1216803A1 (en) | Device for correcting skewness of multitrack magnetic record |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PS | Patent sealed | ||
PLNP | Patent lapsed through nonpayment of renewal fees |