FR2341896B1 - - Google Patents

Info

Publication number
FR2341896B1
FR2341896B1 FR7705032A FR7705032A FR2341896B1 FR 2341896 B1 FR2341896 B1 FR 2341896B1 FR 7705032 A FR7705032 A FR 7705032A FR 7705032 A FR7705032 A FR 7705032A FR 2341896 B1 FR2341896 B1 FR 2341896B1
Authority
FR
France
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
FR7705032A
Other versions
FR2341896A1 (fr
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Koninklijke Philips NV
Original Assignee
Philips Gloeilampenfabrieken NV
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Philips Gloeilampenfabrieken NV filed Critical Philips Gloeilampenfabrieken NV
Publication of FR2341896A1 publication Critical patent/FR2341896A1/fr
Application granted granted Critical
Publication of FR2341896B1 publication Critical patent/FR2341896B1/fr
Granted legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F7/00Methods or arrangements for processing data by operating upon the order or content of the data handled
    • G06F7/38Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation
    • G06F7/48Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation using non-contact-making devices, e.g. tube, solid state device; using unspecified devices
    • G06F7/491Computations with decimal numbers radix 12 or 20.
    • G06F7/492Computations with decimal numbers radix 12 or 20. using a binary weighted representation within each denomination
    • G06F7/493Computations with decimal numbers radix 12 or 20. using a binary weighted representation within each denomination the representation being the natural binary coded representation, i.e. 8421-code
    • G06F7/494Adding; Subtracting
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F7/00Methods or arrangements for processing data by operating upon the order or content of the data handled
    • G06F7/38Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation
    • G06F7/48Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation using non-contact-making devices, e.g. tube, solid state device; using unspecified devices
    • G06F7/50Adding; Subtracting
    • G06F7/505Adding; Subtracting in bit-parallel fashion, i.e. having a different digit-handling circuit for each denomination
    • G06F7/506Adding; Subtracting in bit-parallel fashion, i.e. having a different digit-handling circuit for each denomination with simultaneous carry generation for, or propagation over, two or more stages
    • G06F7/507Adding; Subtracting in bit-parallel fashion, i.e. having a different digit-handling circuit for each denomination with simultaneous carry generation for, or propagation over, two or more stages using selection between two conditionally calculated carry or sum values
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F7/00Methods or arrangements for processing data by operating upon the order or content of the data handled
    • G06F7/38Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation
    • G06F7/48Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation using non-contact-making devices, e.g. tube, solid state device; using unspecified devices
    • G06F7/57Arithmetic logic units [ALU], i.e. arrangements or devices for performing two or more of the operations covered by groups G06F7/483 – G06F7/556 or for performing logical operations
    • G06F7/575Basic arithmetic logic units, i.e. devices selectable to perform either addition, subtraction or one of several logical operations, using, at least partially, the same circuitry
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2207/00Indexing scheme relating to methods or arrangements for processing data by operating upon the order or content of the data handled
    • G06F2207/38Indexing scheme relating to groups G06F7/38 - G06F7/575
    • G06F2207/3804Details
    • G06F2207/386Special constructional features
    • G06F2207/3876Alternation of true and inverted stages
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2207/00Indexing scheme relating to methods or arrangements for processing data by operating upon the order or content of the data handled
    • G06F2207/492Indexing scheme relating to groups G06F7/492 - G06F7/496
    • G06F2207/4924Digit-parallel adding or subtracting

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Computational Mathematics (AREA)
  • Mathematical Analysis (AREA)
  • Pure & Applied Mathematics (AREA)
  • Mathematical Optimization (AREA)
  • Computing Systems (AREA)
  • General Engineering & Computer Science (AREA)
  • Logic Circuits (AREA)
FR7705032A 1976-02-23 1977-02-22 Organes de calcul a plusieurs chiffres Granted FR2341896A1 (fr)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
NL7601785A NL7601785A (nl) 1976-02-23 1976-02-23 Meer-cijferig rekenorgaan.

Publications (2)

Publication Number Publication Date
FR2341896A1 FR2341896A1 (fr) 1977-09-16
FR2341896B1 true FR2341896B1 (fr) 1983-09-23

Family

ID=19825662

Family Applications (1)

Application Number Title Priority Date Filing Date
FR7705032A Granted FR2341896A1 (fr) 1976-02-23 1977-02-22 Organes de calcul a plusieurs chiffres

Country Status (6)

Country Link
US (1) US4139894A (fr)
JP (1) JPS52116032A (fr)
DE (1) DE2705989C2 (fr)
FR (1) FR2341896A1 (fr)
GB (1) GB1541961A (fr)
NL (1) NL7601785A (fr)

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5892036A (ja) * 1981-11-27 1983-06-01 Toshiba Corp 加算回路
US4638449A (en) * 1983-06-15 1987-01-20 International Business Machines Corporation Multiplier architecture
DE3323607A1 (de) * 1983-06-30 1985-01-03 Siemens AG, 1000 Berlin und 8000 München Digitales rechenwerk
US4644489A (en) * 1984-02-10 1987-02-17 Prime Computer, Inc. Multi-format binary coded decimal processor with selective output formatting
EP0188458A1 (fr) * 1984-07-30 1986-07-30 KUMARASENA, Arya, Keerthi Circuit additionneur rapide a entrees multiples
JPS6149233A (ja) * 1984-08-17 1986-03-11 Nec Corp 高速デジタル加減算回路
US5596763A (en) * 1993-11-30 1997-01-21 Texas Instruments Incorporated Three input arithmetic logic unit forming mixed arithmetic and boolean combinations
US7299254B2 (en) * 2003-11-24 2007-11-20 International Business Machines Corporation Binary coded decimal addition
US9258314B1 (en) * 2013-03-15 2016-02-09 Google Inc. Detection of anomalous instances through dynamic feature selection analysis

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3100835A (en) * 1960-01-06 1963-08-13 Ibm Selecting adder
FR1390009A (fr) * 1963-04-19 1965-02-19 Philips Nv Machine à calculer constituée principalement par une matrice-mémoire avec un appareillage accessoire
US3316393A (en) * 1965-03-25 1967-04-25 Honeywell Inc Conditional sum and/or carry adder
US3553446A (en) * 1966-08-04 1971-01-05 Honeywell Inc Carry determination logic
DE1549530A1 (de) * 1967-06-06 1971-03-04 Siemens Ag Schaltungsanordnung zum Addieren und Subtrahieren
JPS5612898B2 (fr) * 1973-05-14 1981-03-25
JPS5047532A (fr) * 1973-08-27 1975-04-28
US3993891A (en) * 1975-07-03 1976-11-23 Burroughs Corporation High speed parallel digital adder employing conditional and look-ahead approaches

Also Published As

Publication number Publication date
JPS52116032A (en) 1977-09-29
DE2705989A1 (de) 1977-08-25
DE2705989C2 (de) 1986-09-11
FR2341896A1 (fr) 1977-09-16
GB1541961A (en) 1979-03-14
NL7601785A (nl) 1977-08-25
US4139894A (en) 1979-02-13

Similar Documents

Publication Publication Date Title
FR2341896B1 (fr)
JPS5430242Y2 (fr)
CH606475A5 (fr)
BG23105A1 (fr)
BG23276A1 (fr)
BG23289A1 (fr)
BG23295A1 (fr)
BG23302A1 (fr)
BG23342A1 (fr)
BG23397A1 (fr)
BG23414A1 (fr)
BG23458A1 (fr)
BG23474A2 (fr)
CH593248A5 (fr)
CH593347A5 (fr)
CH593478A5 (fr)
CH593485A5 (fr)
CH594276A5 (fr)
CH596635A5 (fr)
CH596941A5 (fr)
CH597877A5 (fr)
CH597999A5 (fr)
CH598474A5 (fr)
CH598518A5 (fr)
CH598848A5 (fr)

Legal Events

Date Code Title Description
TP Transmission of property
ST Notification of lapse