FR2274086B1 - - Google Patents

Info

Publication number
FR2274086B1
FR2274086B1 FR7517810A FR7517810A FR2274086B1 FR 2274086 B1 FR2274086 B1 FR 2274086B1 FR 7517810 A FR7517810 A FR 7517810A FR 7517810 A FR7517810 A FR 7517810A FR 2274086 B1 FR2274086 B1 FR 2274086B1
Authority
FR
France
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
FR7517810A
Other versions
FR2274086A1 (fr
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Control Data Corp
Original Assignee
Control Data Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Control Data Corp filed Critical Control Data Corp
Publication of FR2274086A1 publication Critical patent/FR2274086A1/fr
Application granted granted Critical
Publication of FR2274086B1 publication Critical patent/FR2274086B1/fr
Granted legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • G06F12/02Addressing or allocation; Relocation
    • G06F12/08Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
    • G06F12/10Address translation
    • G06F12/1027Address translation using associative or pseudo-associative address translation means, e.g. translation look-aside buffer [TLB]
    • G06F12/1036Address translation using associative or pseudo-associative address translation means, e.g. translation look-aside buffer [TLB] for multiple virtual address spaces, e.g. segmentation
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • G06F12/02Addressing or allocation; Relocation
    • G06F12/08Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
    • G06F12/12Replacement control
    • G06F12/121Replacement control using replacement algorithms
    • G06F12/123Replacement control using replacement algorithms with age lists, e.g. queue, most recently used [MRU] list or least recently used [LRU] list

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Memory System Of A Hierarchy Structure (AREA)
FR7517810A 1974-06-07 1975-06-06 Dispositif de formation d'une adresse absolue d'acces a la memoire centrale d'un ordinateur a adressage virtuel Granted FR2274086A1 (fr)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US05/477,215 US3938100A (en) 1974-06-07 1974-06-07 Virtual addressing apparatus for addressing the memory of a computer utilizing associative addressing techniques

Publications (2)

Publication Number Publication Date
FR2274086A1 FR2274086A1 (fr) 1976-01-02
FR2274086B1 true FR2274086B1 (fr) 1980-08-01

Family

ID=23895003

Family Applications (1)

Application Number Title Priority Date Filing Date
FR7517810A Granted FR2274086A1 (fr) 1974-06-07 1975-06-06 Dispositif de formation d'une adresse absolue d'acces a la memoire centrale d'un ordinateur a adressage virtuel

Country Status (7)

Country Link
US (1) US3938100A (fr)
JP (1) JPS5732428B2 (fr)
CA (1) CA1015865A (fr)
DE (1) DE2506117C2 (fr)
FR (1) FR2274086A1 (fr)
GB (1) GB1477977A (fr)
NL (1) NL180887C (fr)

Families Citing this family (33)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4020470A (en) * 1975-06-06 1977-04-26 Ibm Corporation Simultaneous addressing of different locations in a storage unit
US4053948A (en) * 1976-06-21 1977-10-11 Ibm Corporation Look aside array invalidation mechanism
US4084226A (en) * 1976-09-24 1978-04-11 Sperry Rand Corporation Virtual address translator
US4096568A (en) * 1976-09-24 1978-06-20 Sperry Rand Corporation Virtual address translator
US4099256A (en) * 1976-11-16 1978-07-04 Bell Telephone Laboratories, Incorporated Method and apparatus for establishing, reading, and rapidly clearing a translation table memory
GB2008821B (en) * 1977-11-04 1982-01-13 Sperry Rand Corp Digital computers
US4241401A (en) * 1977-12-19 1980-12-23 Sperry Corporation Virtual address translator utilizing interrupt level code
US4218743A (en) * 1978-07-17 1980-08-19 International Business Machines Corporation Address translation apparatus
US4170039A (en) * 1978-07-17 1979-10-02 International Business Machines Corporation Virtual address translation speed up technique
DE2842288A1 (de) * 1978-09-28 1980-04-17 Siemens Ag Datentransferschalter mit assoziativer adressauswahl in einem virtuellen speicher
US4277826A (en) * 1978-10-23 1981-07-07 Collins Robert W Synchronizing mechanism for page replacement control
US4300208A (en) * 1979-11-30 1981-11-10 Control Data Corporation Controlling which of two addresses is used by a microcode memory
US4482952A (en) * 1980-12-15 1984-11-13 Nippon Electric Co., Ltd. Virtual addressing system using page field comparisons to selectively validate cache buffer data on read main memory data
US4439830A (en) * 1981-11-09 1984-03-27 Control Data Corporation Computer system key and lock protection mechanism
US4926316A (en) * 1982-09-29 1990-05-15 Apple Computer, Inc. Memory management unit with overlapping control for accessing main memory of a digital computer
GB2127994B (en) * 1982-09-29 1987-01-21 Apple Computer Memory management unit for digital computer
US4538241A (en) * 1983-07-14 1985-08-27 Burroughs Corporation Address translation buffer
US4532606A (en) * 1983-07-14 1985-07-30 Burroughs Corporation Content addressable memory cell with shift capability
US4587610A (en) * 1984-02-10 1986-05-06 Prime Computer, Inc. Address translation systems for high speed computer memories
US4821171A (en) * 1985-05-07 1989-04-11 Prime Computer, Inc. System of selective purging of address translation in computer memories
US4868738A (en) * 1985-08-15 1989-09-19 Lanier Business Products, Inc. Operating system independent virtual memory computer system
JPH07104868B2 (ja) * 1988-04-08 1995-11-13 インターナシヨナル・ビジネス・マシーンズ・コーポレーシヨン データ記憶検索システム
US4965720A (en) * 1988-07-18 1990-10-23 International Business Machines Corporation Directed address generation for virtual-address data processors
JPH0373328U (fr) * 1989-11-22 1991-07-24
GB2251102B (en) * 1990-12-21 1995-03-15 Sun Microsystems Inc Translation lookaside buffer
EP0506236A1 (fr) * 1991-03-13 1992-09-30 International Business Machines Corporation Dispositif de traduction d'adresse
JPH0581133A (ja) * 1991-09-19 1993-04-02 Nec Corp 情報処理装置
US5204633A (en) * 1992-02-25 1993-04-20 International Business Machines Corporation Electromagnetic contactor with closure fault indicator
US5497474A (en) * 1993-02-25 1996-03-05 Franklin Electronic Publishers, Incorporated Data stream addressing
US6370655B1 (en) * 1998-10-19 2002-04-09 Winbond Electronics Corp. Method and system for reversed-sequence code loading into partially defective memory
US7013355B2 (en) * 2003-01-09 2006-03-14 Micrel, Incorporated Device and method for improved serial bus transaction using incremental address decode
TW591388B (en) * 2003-02-21 2004-06-11 Via Tech Inc Memory address decoding method and related apparatus by bit-pattern matching
TWI221221B (en) * 2003-02-27 2004-09-21 Via Tech Inc Address decoding method and related apparatus by comparing mutually exclusive bit-patterns of address

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3292153A (en) * 1962-10-01 1966-12-13 Burroughs Corp Memory system
GB1124017A (en) * 1964-12-17 1968-08-14 English Electric Computers Ltd Data storage apparatus
US3533075A (en) * 1967-10-19 1970-10-06 Ibm Dynamic address translation unit with look-ahead
US3588839A (en) * 1969-01-15 1971-06-28 Ibm Hierarchical memory updating system
US3685020A (en) * 1970-05-25 1972-08-15 Cogar Corp Compound and multilevel memories
FR10582E (fr) * 1970-06-29 1909-07-30 Paul Alexis Victor Lerolle Jeu de serrures avec passe-partout
US3693165A (en) * 1971-06-29 1972-09-19 Ibm Parallel addressing of a storage hierarchy in a data processing system using virtual addressing
US3786427A (en) * 1971-06-29 1974-01-15 Ibm Dynamic address translation reversed
US3761881A (en) * 1971-06-30 1973-09-25 Ibm Translation storage scheme for virtual memory system
US3764996A (en) * 1971-12-23 1973-10-09 Ibm Storage control and address translation
US3839706A (en) * 1973-07-02 1974-10-01 Ibm Input/output channel relocation storage protect mechanism

Also Published As

Publication number Publication date
GB1477977A (en) 1977-06-29
NL7506726A (nl) 1975-12-09
JPS50159934A (fr) 1975-12-24
DE2506117A1 (de) 1976-01-02
JPS5732428B2 (fr) 1982-07-10
FR2274086A1 (fr) 1976-01-02
DE2506117C2 (de) 1986-04-03
US3938100A (en) 1976-02-10
CA1015865A (fr) 1977-08-16
AU8154175A (en) 1976-12-02
NL180887C (nl) 1987-05-04

Similar Documents

Publication Publication Date Title
FR2274086B1 (fr)
FR2273975B1 (fr)
FR2272052A1 (fr)
CS177042B2 (fr)
IN143296B (fr)
FR2265847B1 (fr)
FR2289146B1 (fr)
FR2289849B3 (fr)
FR2264341B3 (fr)
FR2259409B1 (fr)
JPS49136548U (fr)
CS174576B1 (fr)
BG20443A1 (fr)
BG22011A1 (fr)
DD116137A1 (fr)
DD112425A1 (fr)
DD110782A1 (fr)
BG20729A1 (fr)
BG20650A1 (fr)
BG20738A1 (fr)
CH1357474A4 (fr)
CH1107074A4 (fr)
AU481340A (fr)
BG26152A1 (fr)
BG23188A1 (fr)

Legal Events

Date Code Title Description
ST Notification of lapse