EP4315501A1 - Cavity resonance suppression using thermal pedestal arrangements in active electronically scanned array - Google Patents

Cavity resonance suppression using thermal pedestal arrangements in active electronically scanned array

Info

Publication number
EP4315501A1
EP4315501A1 EP22718037.9A EP22718037A EP4315501A1 EP 4315501 A1 EP4315501 A1 EP 4315501A1 EP 22718037 A EP22718037 A EP 22718037A EP 4315501 A1 EP4315501 A1 EP 4315501A1
Authority
EP
European Patent Office
Prior art keywords
aesa
thermal
pedestals
heat sink
tim
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
EP22718037.9A
Other languages
German (de)
French (fr)
Inventor
Michael Buckley
Tom Walter
Varada Rajan KOMANDURI
Lal Mohan BHOWMIK
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Hughes Network Systems LLC
Original Assignee
Hughes Network Systems LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US17/657,342 external-priority patent/US20220320705A1/en
Application filed by Hughes Network Systems LLC filed Critical Hughes Network Systems LLC
Publication of EP4315501A1 publication Critical patent/EP4315501A1/en
Pending legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01QANTENNAS, i.e. RADIO AERIALS
    • H01Q1/00Details of, or arrangements associated with, antennas
    • H01Q1/02Arrangements for de-icing; Arrangements for drying-out ; Arrangements for cooling; Arrangements for preventing corrosion
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01QANTENNAS, i.e. RADIO AERIALS
    • H01Q1/00Details of, or arrangements associated with, antennas
    • H01Q1/42Housings not intimately mechanically associated with radiating elements, e.g. radome
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01QANTENNAS, i.e. RADIO AERIALS
    • H01Q15/00Devices for reflection, refraction, diffraction or polarisation of waves radiated from an antenna, e.g. quasi-optical devices
    • H01Q15/24Polarising devices; Polarisation filters 
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01QANTENNAS, i.e. RADIO AERIALS
    • H01Q21/00Antenna arrays or systems
    • H01Q21/06Arrays of individually energised antenna units similarly polarised and spaced apart
    • H01Q21/061Two dimensional planar arrays
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01QANTENNAS, i.e. RADIO AERIALS
    • H01Q3/00Arrangements for changing or varying the orientation or the shape of the directional pattern of the waves radiated from an antenna or antenna system
    • H01Q3/26Arrangements for changing or varying the orientation or the shape of the directional pattern of the waves radiated from an antenna or antenna system varying the relative phase or relative amplitude of energisation between two or more active radiating elements; varying the distribution of energy across a radiating aperture
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0201Thermal arrangements, e.g. for cooling, heating or preventing overheating
    • H05K1/0203Cooling of mounted components
    • H05K1/0209External configuration of printed circuit board adapted for heat dissipation, e.g. lay-out of conductors, coatings
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0213Electrical arrangements not otherwise provided for
    • H05K1/0215Grounding of printed circuits by connection to external grounding means
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/10Details of components or other objects attached to or integrated in a printed circuit board
    • H05K2201/10007Types of components
    • H05K2201/10098Components for radio transmission, e.g. radio frequency identification [RFID] tag, printed or non-printed antennas

Definitions

  • the AESA includes passive thermal pedestals interspersed in an arrangement with the AESA active devices.
  • the thermal pedestals are electrically and thermally conductive.
  • the AESA may be used in satellite communications and radar systems.
  • the prior art uses a combination of thermal pedestals, EMI gasketing material, and EMI ground tape to address the thermal, EMI, and AESA active device placement requirements.
  • the manufacture of the prior art is relatively more expensive and has relatively more fabrication complexity.
  • the reliability of the EMI ground tape is questionable.
  • the present teachings provide a low-cost easy to manufacture solution to address thermal, EMI (Electro-Magnetic Interference), volume and location requirements for an AESA (Active Electronically Scanned Array).
  • the AESA thermal pedestals meet the EMI performance requirements by suppressing cavity resonances of the AESA below a frequency greater than the Rx and Tx frequency bands of the AESA. For example, when the upper limit of the RX and TX frequency bands is 14.5 GHz, resonances below 15.5, 16.5, 17.5 or the like GHz are suppressed.
  • the present teachings are applicable to RF (Radio Frequency) communication systems, for example, RF communications via LEO (Low Earth Orbit), MEO (Medium Earth Orbit) or GEO (Geosynchronous Earth Orbit) satellites and radar systems.
  • An AESA Active Electronically Scanned Array
  • a PCB Print Circuit Board
  • TRMs Transmit/Receive Modules
  • thermal pedestals wherein each thermal pedestal includes a wall, having a wall height, including wall surfaces and one of the wall surfaces being a contact surface
  • a TIM Thermal Interface Material
  • a plurality of the thermal pedestals are physically interconnected, the TIM is electrically and thermally conductive, and the wall height plus the TIM height is sufficient to suppress resonances of the TRMs below a frequency greater than a Tx and Rx frequency band of the TRMs.
  • the AESA may include a heat sink, wherein the thermal pedestals extend from the heat sink.
  • the AESA may include fins extending from a first surface of the heat sink, where the thermal pedestals extend from a second surface of the heat sink different than the first surface of the heat.
  • the AESA where the heat sink, the fins and the thermal pedestals are of a unitary, one-piece construction made, for example, from a metal casting process.
  • the AESA may include a ground layer disposed in the PCB and in contact with the TIM.
  • the AESA where the thermal pedestals are organized with substantial bilateral symmetry along both a first axis and a second axis orthogonal to the first axis.
  • the AESA may include antenna elements and a radome layer disposed over a reverse surface of the PCB.
  • the AESA may include a polarizer integrated with the radome.
  • the AESA where the thermal pedestals are of a unitary, one-piece construction.
  • the AESA where the interconnecting includes a web interconnecting a plurality of the thermal pedestals.
  • the AESA where the AESA is configured to operate in Ku and X frequency bands.
  • the AESA is configured to operate with a scan angle Q from 0° to 45° and a f scan angle from 0° and 360°.
  • the AESA is configured to operate with an upper end of the Tx and Rx frequency bands less than or equal to 14.5 GHz with a scan angle Q from 0° to 45° and a f scan angle from 0° ⁇ f ⁇ 360°.
  • An AESA Active Electronic Scanned Array
  • a PCB Print Circuit Board
  • TRMs Transmit/Receive Modules
  • thermal pedestals wherein each thermal pedestal includes a wall, having a wall height, including wall surfaces and one of the wall surfaces being a contact surface
  • a TIM Thermal Interface Material
  • a heat sink including fins.
  • the thermal pedestals are physically interconnected, and the TIM is electrically and thermally conductive, the wall height plus the TIM height is sufficient to suppress resonances of the TRMs below a frequency greater than the Tx and Rx frequency bands of the TRMs.
  • the fins extend from a first surface of the heat sink and the thermal pedestals extend from a second surface of the heat sink different than the first surface of the heat.
  • the heat sink, the fins and the thermal pedestals are of a unitary, one-piece construction, and the AESA is configured to operate with an upper limit of the Tx and Rx frequency bands of less than or equal to 14.5 GHz with a scan angle Q from 0° to 45° and a f scan angle from 0° ⁇ f ⁇ 360°.
  • FIG. 1 A illustrates a top view of an exemplary thermal pedestal according to various embodiments.
  • FIG. IB illustrates a cross-sectional view of an exemplary thermal pedestal arrangement according to various embodiments.
  • FIG. 1C illustrates a top view of an exemplary thermal pedestal arrangement.
  • FIG. 2 illustrates a top view of a heat sink including thermal pedestals according to various embodiments.
  • FIG. 3 illustrates a cross-sectional view of an AESA according to various embodiments.
  • Thermal pedestals are a passive means to remove heat generated by active devices of the AESA.
  • the active devices may include an TRM or the like.
  • Thermal pedestals conduct the heat from the surface of a printed circuit board to a metal surface enclosing an AESA cavity.
  • the thermal pedestals may serve as electromagnetic grounding vias.
  • the EMI requirements may be addressed by placing the thermal pedestals in an arrangement throughout the AESA cavity.
  • the density of the thermals suppresses in-band resonances in the AESA cavity and removes heat. The resonance and heat removal allow for safe operation of the AESA.
  • the arrangement of the thermal pedestals leaves adequate room to place the AESA active device.
  • the AESA active devices may be placed per a Triangular shape AESA geometrical arrangement.
  • the present teachings provide a very low-cost approach that is easy to fabricate into the AESA.
  • An AESA’s in band cavity resonance may be suppressed without sacrificing the system performance.
  • the AESA may be used in RE communication systems including LEO and MEO satellite systems, and GEO satellite systems with mobile or small form factor user terminals and in radar system.
  • FIG. 1 A illustrates a top view of an exemplary thermal pedestal according to various embodiments.
  • a thermal pedestal 102 may include a wall 106 shaped as a polygon, for example, a closed polygon, including a void 130 (See FIG. IB) therein. A width of the wall 106 may vary over its length.
  • a TRM 122 may be encircled or ringed by the wall 106. The TRM 122 may be disposed in the void 130. Portions of the void 130 may provide an airgap extending from a surface 123 of the TRM 122 to a heat sink 114 (see FIG. IB; heat sink 114 is not illustrated in FIG. 1A or FIG. 1C for clarity).
  • the walls 106 may extend from the heat sink 114. At a contact surface 104, the wall 106 may contact a TIM 110 extending from the surface 124 of the PCB 126.
  • the heat sink 114 and the wall 106 may be of a unitary, one-piece construction.
  • the wall 106 may include portions having a length j and a width i.
  • the wall 106 may include portions having a length / and a width k.
  • Widths of the wall 106 may range from 1 mm to 20 mm, for example, 80 mils, 160 mils.
  • Lengths of the wall 106 may range from 1 mm to 20 mm, for example, 330 mils, 410 mils.
  • the portions of the wall 106 may be connected by rounded comers or sharp comers.
  • the rounded comers of the wall 106 may have an inner radius m and an outer radius n from 1 mm to 20 mm, for example, 40 mils, 230 mils.
  • the sharp comers of the wall 106 may be angled, for example, at a 90-degree angle.
  • FIG. IB illustrates a cross-sectional view of an exemplary thermal pedestal arrangement according to various embodiments.
  • FIG. IB illustrates a cross-sectional view of an exemplary thermal pedestal arrangement 100.
  • the thermal pedestal arrangement 100 may include the thermal pedestal 102 and a TIM 110.
  • the thermal pedestal 102 may include a contact surface 104 to affix the thermal pedestal 102 with the TIM 110.
  • the TIM 110 may include a PCB contact surface 112 to affix the TIM 110 to a PCB 126 on a surface 124 of the PCB 126.
  • the thermal pedestal 102 may have a wall height p.
  • the wall height c may be from 1 mm to 20 mm, for example, 160 mils.
  • the TIM 110 may be of a wall height q ranging from 5 mils to 100 mils (a mil is a unit of length equal to 0.001 inches or 0.0254 mm), for example, 5, 10, 11, 12, 13, 14, 15, 16, 17, 18 or 20 mils.
  • the TRM 122 may have a wall height r ranging from 1 mm to 10 mm, for example, 40 mils.
  • the PCB 126 may include a ground wire (not shown) of the PCB 126 may be electrically connected to the TRMs 122.
  • the PCB 126 may include an exposed ground wire 116 that corresponds to the TIM 110.
  • the exposed ground wire 116 may electrically connect the TIM 110 to a ground.
  • the thermal pedestals 102 may be electrically connected to the exposed ground wire 116 of the PCB 126 via the electrically conductive TIM 110.
  • the thermal pedestals 102 may be thermally connected to the TRMs 122 via the PCB 126 and thermally conductive TIM 110.
  • the TIM 110 may be of a unitary, single body construction, for example, a sticker disposed on the PCB 126.
  • FIG. 1C illustrates a top view of an exemplary thermal pedestal arrangement.
  • An AESA 120 may include the PCB 126 including the surface 124.
  • An arrangement, for example, a periodic arrangement, of thermal pedestals 102 may be interspersed with TRMs 122.
  • the TIM 110 (not visible in FIG. 1C) may be disposed between the thermal pedestals 102 and the surface 124 of the PCB 126.
  • Walls 106 of the thermal pedestals 102 may be arranged to encircle in a ring 128 (see FIG. 1A) one of the TRMs 122.
  • the wall 106 encircling one of the TRMs 122 may be unfragmented or contiguous.
  • Some of the thermal pedestals 102 may be arranged in a row 132.
  • Some of the thermal pedestals may be arranged in a column 134.
  • the row 132 may be orthogonal to the column 134 (for example, see FIG. 1C).
  • the row 132 may be non-orthogonal to the column 134 to form a triangular grid 136 for/with the thermal pedestals and the TRMs.
  • the triangular grid may form a non-equilateral triangle.
  • FIG. 2 illustrates a top view of a AESA including a heat sink and thermal pedestals according to various embodiments.
  • An AESA 200 may include a heat sink 214 and a series 208 of thermal pedestals.
  • the heat sink 214 and the series 208 of thermal pedestals may be of a unibody, one-piece construction.
  • Two thermal pedestals 201a, 201b of the series 208 may share a nominally width-wise wall 204.
  • Thermal pedestals included in the series 208 may share a nominally length-wise wall 210 (a web 210) connecting the thermal pedestals of the series 208.
  • An Electrically Conductive Thermal Interface Material may be applied to the top of the heatsink thermal pedestals.
  • the series 208 may be disposed on an obverse surface 212 of the heat sink 214.
  • Fins 206 may be disposed on a reverse surface (not shown) of the heat sink 214.
  • Antenna elements may be disposed on the reverse surface to correspond to the arrangements of the TRMs ringed by the thermal pedestals.
  • the heat sink 214, the series 208 and the fins 206 may be of a unibody, one-piece construction.
  • a PCB may be mounted to a perimeter ledge of the obverse surface 212 around a plurality of series of the thermal pedestals.
  • thermal pedestals may be tied together, for example, with a common “web” to improve manufacturability.
  • Metal manufacturing processes such as casting (expendable or permanent mold casting), powder metallurgy, deformation, material removal, nontraditional (lasers, electron beams, chemical erosion, electric discharge and electrochemical energy), or joining and assembly may be used to form the thermal pedestals along with the heat sink and fins as desired.
  • the wall for the thermal pedestal may be unbroken when encircling or ringing the void.
  • a ringed void may isolate the electromagnetic energy of a first TRM from the electromagnetic energy of a second TRM in an AESA.
  • the wall may be shared between two or more thermal pedestals. Interconnected thermal pedestals share a fragment of their defining walls with one another. The defining walls may be a portion of web interconnecting a plurality of thermal pedestals.
  • FIG. 3 illustrates a cross-sectional view of an AESA according to various embodiments.
  • An AESA 300 may include a plurality of layers including a radome 302, a polarizer 304, an air gap 306, a PCB 308, and a heat sink 314.
  • TRMs 310 may be disposed on the PCB 308.
  • a TIM 312 may contact the PCB 308 and thermal pedestals 318.
  • Thermal pedestals 318 may extend from a heat sink 314.
  • Fins 316 may extend from the heat sink 314.
  • Heat from the TRMs 310 may be exchanged (convectively) with an ambient environment via the heat sink 314. In some embodiments, the heat may be conducted from the TRMs 310 to the TIM 312 to the thermal pedestals 318 to the heat sink 314 to the fins 316.
  • the heat sink 314 may be a heat sink.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Shielding Devices Or Components To Electric Or Magnetic Fields (AREA)
  • Cooling Or The Like Of Electrical Apparatus (AREA)

Abstract

An AESA (Active Electronically Scanned Array), including: a PCB (Printed Circuit Board) substrate having an obverse surface; TRMs (Transmit/Receive Modules) disposed on the obverse surface; thermal pedestals wherein each thermal pedestal includes a wall, having a wall height, including wall surfaces and one of the wall surfaces being a contact surface; and a TIM (Thermal Interface Material), having a TIM height, disposed between a respective contact surface of the thermal pedestals and the obverse surface. A plurality of the thermal pedestals are physically interconnected, the TIM is electrically and thermally conductive, and the wall height plus the TIM height is sufficient to suppress resonances of the TRMs below a frequency greater than a Tx and Rx frequency band of the TRMs.

Description

Cavity Resonance Suppression Using Thermal Pedestal Arrangements in Active Electronically Scanned Array
FIELD
[0001] A low-cost easy to manufacture solution to address thermal, EMI (Electro-Magnetic Interference), volume and location requirements for an AESA (Active Electronically Scanned Array) is presented. The AESA includes passive thermal pedestals interspersed in an arrangement with the AESA active devices. The thermal pedestals are electrically and thermally conductive. The AESA may be used in satellite communications and radar systems.
BACKGROUND
[0002] The prior art uses a combination of thermal pedestals, EMI gasketing material, and EMI ground tape to address the thermal, EMI, and AESA active device placement requirements. The manufacture of the prior art is relatively more expensive and has relatively more fabrication complexity. Moreover, the reliability of the EMI ground tape is questionable.
SUMMARY
[0003] This Summary is provided to introduce a selection of concepts in a simplified form that is further described below in the Detailed Description.
This Summary is not intended to identify key features or essential features of the claimed subject matter, nor is it intended to be used to limit the scope of the claimed subject matter.
[0004] The present teachings provide a low-cost easy to manufacture solution to address thermal, EMI (Electro-Magnetic Interference), volume and location requirements for an AESA (Active Electronically Scanned Array). The AESA thermal pedestals meet the EMI performance requirements by suppressing cavity resonances of the AESA below a frequency greater than the Rx and Tx frequency bands of the AESA. For example, when the upper limit of the RX and TX frequency bands is 14.5 GHz, resonances below 15.5, 16.5, 17.5 or the like GHz are suppressed. The present teachings are applicable to RF (Radio Frequency) communication systems, for example, RF communications via LEO (Low Earth Orbit), MEO (Medium Earth Orbit) or GEO (Geosynchronous Earth Orbit) satellites and radar systems.
[0005] An AESA (Active Electronically Scanned Array), including: a PCB (Printed Circuit Board) substrate having an obverse surface; TRMs (Transmit/Receive Modules) disposed on the obverse surface; thermal pedestals wherein each thermal pedestal includes a wall, having a wall height, including wall surfaces and one of the wall surfaces being a contact surface; and a TIM (Thermal Interface Material), having a TIM height, disposed between a respective contact surface of the thermal pedestals and the obverse surface. A plurality of the thermal pedestals are physically interconnected, the TIM is electrically and thermally conductive, and the wall height plus the TIM height is sufficient to suppress resonances of the TRMs below a frequency greater than a Tx and Rx frequency band of the TRMs.
[0006] The AESA may include a heat sink, wherein the thermal pedestals extend from the heat sink.
[0007] The AESA may include fins extending from a first surface of the heat sink, where the thermal pedestals extend from a second surface of the heat sink different than the first surface of the heat.
[0008] The AESA where the heat sink, the fins and the thermal pedestals are of a unitary, one-piece construction made, for example, from a metal casting process.
[0009] The AESA may include a ground layer disposed in the PCB and in contact with the TIM.
[0010] The AESA where the arrangement of the thermal pedestals is shaped as a waffle pattern.
[0011] The AESA where the thermal pedestals are organized with substantial bilateral symmetry along both a first axis and a second axis orthogonal to the first axis.
[0012] The AESA where the TRMs are disposed in a non-equilateral triangular lattice, an equilateral triangular lattice, a rectangular lattice, or an aperiodic lattice.
[0013] The AESA may include antenna elements and a radome layer disposed over a reverse surface of the PCB.
[0014] The AESA may include a polarizer integrated with the radome.
[0015] The AESA where the thermal pedestals, the TIM and the PCB together form a stack having a cross-section depth less than or equal to 100 mils (2.54 millimeter).
[0016] The AESA where the thermal pedestals are of a unitary, one-piece construction.
[0017] The AESA where a thermal pedestal encircles, without contacting, a respective one of the TRMs.
[0018] The AESA where the interconnecting includes a web interconnecting a plurality of the thermal pedestals.
[0019] The AESA where the AESA is configured to operate in Ku and X frequency bands.
[0020] The AESA where the upper limit of the Tx and Rx frequency bands is less than or equal to 14.5 GHz and the suppressed resonances are less than equal to 16 GHz.
[0021] The AESA is configured to operate with a scan angle Q from 0° to 45° and a f scan angle from 0° and 360°.
[0022] The AESA is configured to operate with an upper end of the Tx and Rx frequency bands less than or equal to 14.5 GHz with a scan angle Q from 0° to 45° and a f scan angle from 0° < f < 360°.
[0023] An AESA (Active Electronic Scanned Array) , including: a PCB (Printed Circuit Board) substrate having an obverse surface; TRMs (Transmit/Receive Modules) disposed on the obverse surface; thermal pedestals wherein each thermal pedestal includes a wall, having a wall height, including wall surfaces and one of the wall surfaces being a contact surface; a TIM (Thermal Interface Material), having a TIM height, disposed between a respective contact surface of the thermal pedestals and the obverse surface; and a heat sink including fins. In the AESA, a plurality of the thermal pedestals are physically interconnected, and the TIM is electrically and thermally conductive, the wall height plus the TIM height is sufficient to suppress resonances of the TRMs below a frequency greater than the Tx and Rx frequency bands of the TRMs. In the AESA, the fins extend from a first surface of the heat sink and the thermal pedestals extend from a second surface of the heat sink different than the first surface of the heat. In the AESA, the heat sink, the fins and the thermal pedestals are of a unitary, one-piece construction, and the AESA is configured to operate with an upper limit of the Tx and Rx frequency bands of less than or equal to 14.5 GHz with a scan angle Q from 0° to 45° and a f scan angle from 0° < f < 360°.
[0024] Additional features will be set forth in the description that follows, and in part will be apparent from the description, or may be learned by practice of what is described.
DRAWINGS
[0025] In order to describe the manner in which the above-recited and other advantages and features may be obtained, a more particular description is provided below and will be rendered by reference to specific embodiments thereof which are illustrated in the appended drawings. Understanding that these drawings depict only typical embodiments and are not, therefore, to be limiting of its scope, implementations will be described and explained with additional specificity and detail with the accompanying drawings.
[0026] FIG. 1 A illustrates a top view of an exemplary thermal pedestal according to various embodiments.
[0027] FIG. IB illustrates a cross-sectional view of an exemplary thermal pedestal arrangement according to various embodiments.
[0028] FIG. 1C illustrates a top view of an exemplary thermal pedestal arrangement.
[0029] FIG. 2 illustrates a top view of a heat sink including thermal pedestals according to various embodiments.
[0030] FIG. 3 illustrates a cross-sectional view of an AESA according to various embodiments.
[0031] Throughout the drawings and the detailed description, unless otherwise described, the same drawing reference numerals will be understood to refer to the same elements, features, and structures. The relative size and depiction of these elements may be exaggerated for clarity, illustration, and convenience.
DETAILED DESCRIPTION
[0032] Embodiments are discussed in detail below. While specific implementations are discussed, this is done for illustration purposes only. A person skilled in the relevant art will recognize that other components and configurations may be used without parting from the spirit and scope of the subject matter of this disclosure.
[0033] The terminology used herein is for describing embodiments only and is not intended to be limiting of the present disclosure. As used herein, the singular forms "a," "an" and "the" are intended to include the plural forms as well, unless the context clearly indicates otherwise. Furthermore, the use of the terms "a," "an," etc. does not denote a limitation of quantity but rather denotes the presence of at least one of the referenced items. The use of the terms "first," "second," and the like does not imply any order, but they are included to either identify individual elements or to distinguish one element from another. It will be further understood that the terms "comprises" and/or "comprising", or "includes" and/or "including" when used in this specification, specify the presence of stated features, regions, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, regions, integers, steps, operations, elements, components, and/or groups thereof. Although some features may be described with respect to individual exemplary embodiments, aspects need not be limited thereto such that features from one or more exemplary embodiments may be combinable with other features from one or more exemplary embodiments.
[0034] A low-cost solution to address thermal, electromagnetic interference (EMI), and AESA active device volume and location requirements is disclosed. Thermal pedestals are a passive means to remove heat generated by active devices of the AESA. The active devices may include an TRM or the like.
[0035] Thermal pedestals conduct the heat from the surface of a printed circuit board to a metal surface enclosing an AESA cavity. The thermal pedestals may serve as electromagnetic grounding vias. The EMI requirements may be addressed by placing the thermal pedestals in an arrangement throughout the AESA cavity. The density of the thermals suppresses in-band resonances in the AESA cavity and removes heat. The resonance and heat removal allow for safe operation of the AESA. The arrangement of the thermal pedestals leaves adequate room to place the AESA active device. In some embodiments, the AESA active devices may be placed per a Triangular shape AESA geometrical arrangement.
[0036] The present teachings provide a very low-cost approach that is easy to fabricate into the AESA. An AESA’s in band cavity resonance may be suppressed without sacrificing the system performance. The AESA may be used in RE communication systems including LEO and MEO satellite systems, and GEO satellite systems with mobile or small form factor user terminals and in radar system.
[0037] FIG. 1 A illustrates a top view of an exemplary thermal pedestal according to various embodiments. [0038] A thermal pedestal 102 may include a wall 106 shaped as a polygon, for example, a closed polygon, including a void 130 (See FIG. IB) therein. A width of the wall 106 may vary over its length. A TRM 122 may be encircled or ringed by the wall 106. The TRM 122 may be disposed in the void 130. Portions of the void 130 may provide an airgap extending from a surface 123 of the TRM 122 to a heat sink 114 (see FIG. IB; heat sink 114 is not illustrated in FIG. 1A or FIG. 1C for clarity). The walls 106 may extend from the heat sink 114. At a contact surface 104, the wall 106 may contact a TIM 110 extending from the surface 124 of the PCB 126. The heat sink 114 and the wall 106 may be of a unitary, one-piece construction.
[0039] The wall 106 may include portions having a length j and a width i. The wall 106 may include portions having a length / and a width k. Widths of the wall 106 may range from 1 mm to 20 mm, for example, 80 mils, 160 mils. Lengths of the wall 106 may range from 1 mm to 20 mm, for example, 330 mils, 410 mils. The portions of the wall 106 may be connected by rounded comers or sharp comers. The rounded comers of the wall 106 may have an inner radius m and an outer radius n from 1 mm to 20 mm, for example, 40 mils, 230 mils. In some embodiments, the sharp comers of the wall 106 may be angled, for example, at a 90-degree angle.
[0040] FIG. IB illustrates a cross-sectional view of an exemplary thermal pedestal arrangement according to various embodiments.
[0041] FIG. IB illustrates a cross-sectional view of an exemplary thermal pedestal arrangement 100. The thermal pedestal arrangement 100 may include the thermal pedestal 102 and a TIM 110. The thermal pedestal 102 may include a contact surface 104 to affix the thermal pedestal 102 with the TIM 110. The TIM 110 may include a PCB contact surface 112 to affix the TIM 110 to a PCB 126 on a surface 124 of the PCB 126. The thermal pedestal 102 may have a wall height p. In exemplary embodiments, the wall height c may be from 1 mm to 20 mm, for example, 160 mils. The TIM 110 may be of a wall height q ranging from 5 mils to 100 mils (a mil is a unit of length equal to 0.001 inches or 0.0254 mm), for example, 5, 10, 11, 12, 13, 14, 15, 16, 17, 18 or 20 mils.
The TRM 122 may have a wall height r ranging from 1 mm to 10 mm, for example, 40 mils.
[0042] The PCB 126 may include a ground wire (not shown) of the PCB 126 may be electrically connected to the TRMs 122. The PCB 126 may include an exposed ground wire 116 that corresponds to the TIM 110. The exposed ground wire 116 may electrically connect the TIM 110 to a ground. The thermal pedestals 102 may be electrically connected to the exposed ground wire 116 of the PCB 126 via the electrically conductive TIM 110. The thermal pedestals 102 may be thermally connected to the TRMs 122 via the PCB 126 and thermally conductive TIM 110. The TIM 110 may be of a unitary, single body construction, for example, a sticker disposed on the PCB 126.
[0043] FIG. 1C illustrates a top view of an exemplary thermal pedestal arrangement.
[0044] An AESA 120 may include the PCB 126 including the surface 124. An arrangement, for example, a periodic arrangement, of thermal pedestals 102 may be interspersed with TRMs 122. The TIM 110 (not visible in FIG. 1C) may be disposed between the thermal pedestals 102 and the surface 124 of the PCB 126. Walls 106 of the thermal pedestals 102 may be arranged to encircle in a ring 128 (see FIG. 1A) one of the TRMs 122. The wall 106 encircling one of the TRMs 122 may be unfragmented or contiguous. Some of the thermal pedestals 102 may be arranged in a row 132. Some of the thermal pedestals may be arranged in a column 134. The row 132 may be orthogonal to the column 134 (for example, see FIG. 1C). The row 132 may be non-orthogonal to the column 134 to form a triangular grid 136 for/with the thermal pedestals and the TRMs. The triangular grid may form a non-equilateral triangle.
[0045] FIG. 2 illustrates a top view of a AESA including a heat sink and thermal pedestals according to various embodiments. [0046] An AESA 200 may include a heat sink 214 and a series 208 of thermal pedestals. The heat sink 214 and the series 208 of thermal pedestals may be of a unibody, one-piece construction. Two thermal pedestals 201a, 201b of the series 208 may share a nominally width-wise wall 204. Thermal pedestals included in the series 208 may share a nominally length-wise wall 210 (a web 210) connecting the thermal pedestals of the series 208.
[0047] An Electrically Conductive Thermal Interface Material may be applied to the top of the heatsink thermal pedestals. The series 208 may be disposed on an obverse surface 212 of the heat sink 214. Fins 206 may be disposed on a reverse surface (not shown) of the heat sink 214. Antenna elements may be disposed on the reverse surface to correspond to the arrangements of the TRMs ringed by the thermal pedestals. The heat sink 214, the series 208 and the fins 206 may be of a unibody, one-piece construction. A PCB may be mounted to a perimeter ledge of the obverse surface 212 around a plurality of series of the thermal pedestals.
[0048] Individual “ringed” thermal pedestals may be tied together, for example, with a common “web” to improve manufacturability. Metal manufacturing processes such as casting (expendable or permanent mold casting), powder metallurgy, deformation, material removal, nontraditional (lasers, electron beams, chemical erosion, electric discharge and electrochemical energy), or joining and assembly may be used to form the thermal pedestals along with the heat sink and fins as desired.
[0049] The wall for the thermal pedestal may be unbroken when encircling or ringing the void. A ringed void may isolate the electromagnetic energy of a first TRM from the electromagnetic energy of a second TRM in an AESA. The wall may be shared between two or more thermal pedestals. Interconnected thermal pedestals share a fragment of their defining walls with one another. The defining walls may be a portion of web interconnecting a plurality of thermal pedestals. [0050] FIG. 3 illustrates a cross-sectional view of an AESA according to various embodiments.
[0051] An AESA 300 may include a plurality of layers including a radome 302, a polarizer 304, an air gap 306, a PCB 308, and a heat sink 314. TRMs 310 may be disposed on the PCB 308. A TIM 312 may contact the PCB 308 and thermal pedestals 318. Thermal pedestals 318 may extend from a heat sink 314. Fins 316 may extend from the heat sink 314. Heat from the TRMs 310 may be exchanged (convectively) with an ambient environment via the heat sink 314. In some embodiments, the heat may be conducted from the TRMs 310 to the TIM 312 to the thermal pedestals 318 to the heat sink 314 to the fins 316. The heat sink 314 may be a heat sink.
[0052] Although the subject matter has been described in language specific to structural features and/or methodological acts, it is to be understood that the subject matter in the appended claims is not necessarily limited to the specific features or acts described above. Rather, the specific features and acts described above are disclosed as example forms of implementing the claims. Other configurations of the described embodiments are part of the scope of this disclosure. Further, implementations consistent with the subject matter of this disclosure may have more or fewer acts than as described or may implement acts in a different order than as shown. Accordingly, the appended claims and their legal equivalents should only define the invention, rather than any specific examples given.

Claims

CLAIMS We claim as our invention:
1. An AESA (Active Electronically Scanned Array) comprising: a PCB (Printed Circuit Board) substrate having an obverse surface;
TRMs (Transmit/Receive Modules) disposed on the obverse surface; thermal pedestals wherein each thermal pedestal comprises a wall, having a wall height, comprising wall surfaces and one of the wall surfaces being a contact surface; and a TIM (Thermal Interface Material), having a TIM height, disposed between a respective contact surface of the thermal pedestals and the obverse surface, wherein a plurality of the thermal pedestals are physically interconnected, the TIM is electrically and thermally conductive, and the wall height plus the TIM height is sufficient to suppress resonances of the TRMs below a frequency greater than a Tx/Rx frequency band of the TRMs.
2. The AESA of claim 1, further comprising a heat sink, wherein the thermal pedestals extend from the heat sink.
3. The AESA of claim 2, further comprising fins extending from a first surface of the heat sink, wherein the thermal pedestals extend from a second surface of the heat sink different than the first surface of the heat sink.
4. The AESA of claim 3, wherein the heat sink, the fins and the thermal pedestals are of a unitary, one-piece construction.
5. The AESA of claim 3, wherein the heat sink, the fins and the thermal pedestals are of a unitary, one-piece construction made by a metal casting process.
6. The AESA of claim 1, further comprising a ground layer disposed in the PCB and in contact with the TIM.
7. The AESA of claim 1, wherein the arrangement is shaped as a waffle pattern.
8. The AESA of claim 1, wherein the thermal pedestals are organized with substantial bilateral symmetry along both a first axis and a second axis orthogonal to the first axis.
9. The AESA of claim 1, wherein the TRMs are disposed in a non- equilateral triangular lattice, an equilateral triangular lattice, a rectangular lattice, or an aperiodic lattice.
10. The AESA of claim 1, further comprising antenna elements and a radome layer disposed over a reverse surface of the PCB.
11. The AESA of claim 10, further comprising a polarizer layer disposed between the radome layer.
12. The AESA of claim 1, wherein the thermal pedestals, the TIM and the PCB together form a stack having a cross-section depth less than or equal to 100 mils (2.54 millimeter).
13. The AESA of claim 1, wherein the thermal pedestals are of a unitary, one-piece construction.
14. The AESA of claim 1, wherein the interconnecting comprises a web interconnecting a plurality of the thermal pedestals.
15. The AESA of claim 1, wherein a portion of some of the thermal pedestals encircles, without contacting, a respective one of the TRMs.
16. The AESA of claim 1 , wherein the AESA is configured to operate in Ku and X frequency bands.
17. The AESA of claim 1, wherein an upper limit of the Tx and Rx frequency bands is less than or equal to 14.5 GHz and resonance frequencies are suppressed below 16 GHz.
18. The AESA of claim 1 , wherein the AESA is configured to operate with a scan angle Q from 0° to 45° and a f scan angle from 0° and 360°.
19. The AESA of claim 1, wherein an upper end of the Tx/Rx frequency band of less than or equal to 14.5 GHz with a scan angle Q from 0° to 45° and a f scan angle from 0° < f < 360°.
20. An AESA (Active Electronically Scanned Array), comprising: a PCB (Printed Circuit Board) substrate having an obverse surface;
TRMs (Transmit/Receive Modules) disposed on the obverse surface; thermal pedestals wherein each thermal pedestal comprises a wall, having a wall height, comprising wall surfaces and one of the wall surfaces being a contact surface; a TIM (Thermal Interface Material), having a TIM height, disposed between a respective contact surface of the thermal pedestals and the obverse surface; and a heat sink comprising fins, wherein a plurality of the thermal pedestals are physically interconnected, the TIM is electrically and thermally conductive, the wall height plus the TIM height is sufficient to suppress resonances of the TRMs below a frequency greater than the Tx and Rx frequency bands of the TRMs, the thermal pedestals extend from the heat sink, the fins extend from a first surface of the heat sink and the thermal pedestals extend from a second surface of the heat sink different than the first surface of the heat sink, the heat sink, the fins and the thermal pedestals are of a unitary, one-piece construction, and an upper limit of the Tx and Rx frequency bands less than or equal to 14.5 GHz with a scan angle Q from 0° to 45° and a f scan angle from 0° < f < 360°.
EP22718037.9A 2021-04-01 2022-03-31 Cavity resonance suppression using thermal pedestal arrangements in active electronically scanned array Pending EP4315501A1 (en)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US202163169770P 2021-04-01 2021-04-01
US202163266262P 2021-12-30 2021-12-30
US17/657,342 US20220320705A1 (en) 2021-04-01 2022-03-30 Cavity Resonance Suppression Using Thermal Pedestal Arrangements in Active Electronically Scanned Array
PCT/US2022/071453 WO2022213097A1 (en) 2021-04-01 2022-03-31 Cavity resonance suppression using thermal pedestal arrangements in active electronically scanned array

Publications (1)

Publication Number Publication Date
EP4315501A1 true EP4315501A1 (en) 2024-02-07

Family

ID=81346307

Family Applications (1)

Application Number Title Priority Date Filing Date
EP22718037.9A Pending EP4315501A1 (en) 2021-04-01 2022-03-31 Cavity resonance suppression using thermal pedestal arrangements in active electronically scanned array

Country Status (4)

Country Link
EP (1) EP4315501A1 (en)
BR (1) BR112023020120A2 (en)
CA (1) CA3212426A1 (en)
WO (1) WO2022213097A1 (en)

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6816378B1 (en) * 2003-04-28 2004-11-09 Hewlett-Packard Development Company, L.P. Stack up assembly
US7898810B2 (en) * 2008-12-19 2011-03-01 Raytheon Company Air cooling for a phased array radar
IL197906A (en) * 2009-04-05 2014-09-30 Elta Systems Ltd Phased array antennas and method for producing them
US8537552B2 (en) * 2009-09-25 2013-09-17 Raytheon Company Heat sink interface having three-dimensional tolerance compensation
CN109616455A (en) * 2014-08-26 2019-04-12 三菱电机株式会社 High-frequency model
WO2019190595A2 (en) * 2017-10-05 2019-10-03 Anokiwave, Inc. Method and apparatus for heat sinking high frequency ic with absorbing material
US10319700B1 (en) * 2017-12-30 2019-06-11 Intel Corporation Stacked semiconductor architecture including semiconductor dies and thermal spreaders on a base die

Also Published As

Publication number Publication date
CA3212426A1 (en) 2022-10-06
WO2022213097A1 (en) 2022-10-06
BR112023020120A2 (en) 2023-11-14

Similar Documents

Publication Publication Date Title
US20220320705A1 (en) Cavity Resonance Suppression Using Thermal Pedestal Arrangements in Active Electronically Scanned Array
CN111066201B (en) Phased array antenna
Qian et al. A novel approach for gain and bandwidth enhancement of patch antennas
JP5170232B2 (en) Electromagnetic shield structure, radio apparatus using the same, and method for manufacturing electromagnetic shield
JP3734807B2 (en) Electronic component module
US10438862B2 (en) Electromagnetic shield structure of high frequency circuit and high frequency module
JP2003133801A (en) High frequency circuit module
KR20010032890A (en) Patch antenna
CA3096346C (en) Array antenna apparatus and communication device
US8059052B2 (en) Endfire antenna apparatus with multilayer loading structures
JP2023511764A (en) Scalable modular antenna array
Saito et al. Monolithically integrated corporate-fed cavity-backed antennas
Prajapati et al. Design and characterization of an efficient multi-layered circularly polarized microstrip antenna
CN114256211B (en) Package, preparation method thereof, terminal and electronic equipment
US6914787B2 (en) Electronic component module
US20230099560A1 (en) Antenna structure and electronic device comprising same
EP4315501A1 (en) Cavity resonance suppression using thermal pedestal arrangements in active electronically scanned array
SE544295C2 (en) Contactless millimetre-wave array antenna element
WO2022213096A1 (en) Cavity resonance suppression using discrete thermal pedestals in active electronically scanned array
JPH08162559A (en) Microwave integrated circuit
KR20210151615A (en) Antenna filter and electronic device inlcuding the same
EP1914830A1 (en) Decoupling arrays of radiating elements of an antenna
WO2024050703A1 (en) Antenna and communication device
WO2022224484A1 (en) Radio wave absorbing element and assembly
JP2017005578A (en) Metamaterial structure, and antenna device

Legal Events

Date Code Title Description
STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: UNKNOWN

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE INTERNATIONAL PUBLICATION HAS BEEN MADE

PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: REQUEST FOR EXAMINATION WAS MADE

17P Request for examination filed

Effective date: 20231027

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR

P01 Opt-out of the competence of the unified patent court (upc) registered

Effective date: 20240216