EP3869344A1 - Technology to ensure sufficient memory type range registers to fully cache complex memory configurations - Google Patents
Technology to ensure sufficient memory type range registers to fully cache complex memory configurations Download PDFInfo
- Publication number
- EP3869344A1 EP3869344A1 EP20211492.2A EP20211492A EP3869344A1 EP 3869344 A1 EP3869344 A1 EP 3869344A1 EP 20211492 A EP20211492 A EP 20211492A EP 3869344 A1 EP3869344 A1 EP 3869344A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- range
- memory map
- memory
- register
- protected range
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000015654 memory Effects 0.000 title claims abstract description 175
- 238000005516 engineering process Methods 0.000 title abstract description 8
- 238000000034 method Methods 0.000 claims abstract description 38
- 239000004065 semiconductor Substances 0.000 claims description 17
- 239000000758 substrate Substances 0.000 claims description 15
- 238000012545 processing Methods 0.000 description 32
- 238000010586 diagram Methods 0.000 description 6
- 238000003491 array Methods 0.000 description 4
- 238000013507 mapping Methods 0.000 description 4
- 208000026139 Memory disease Diseases 0.000 description 3
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 3
- 238000004891 communication Methods 0.000 description 3
- 230000006870 function Effects 0.000 description 3
- 230000006984 memory degeneration Effects 0.000 description 3
- 230000008569 process Effects 0.000 description 3
- 229910052710 silicon Inorganic materials 0.000 description 3
- 239000010703 silicon Substances 0.000 description 3
- 239000000470 constituent Substances 0.000 description 2
- 230000001419 dependent effect Effects 0.000 description 2
- 230000003287 optical effect Effects 0.000 description 2
- 230000004044 response Effects 0.000 description 2
- 239000007787 solid Substances 0.000 description 2
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 239000000872 buffer Substances 0.000 description 1
- 239000003795 chemical substances by application Substances 0.000 description 1
- 230000000052 comparative effect Effects 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 238000004590 computer program Methods 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 238000013500 data storage Methods 0.000 description 1
- 239000012530 fluid Substances 0.000 description 1
- 238000003384 imaging method Methods 0.000 description 1
- 239000004973 liquid crystal related substance Substances 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 230000000116 mitigating effect Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 239000013307 optical fiber Substances 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 230000002085 persistent effect Effects 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 229910052594 sapphire Inorganic materials 0.000 description 1
- 239000010980 sapphire Substances 0.000 description 1
- 238000001228 spectrum Methods 0.000 description 1
- 230000002123 temporal effect Effects 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/06—Addressing a physical block of locations, e.g. base addressing, module addressing, memory dedication
- G06F12/0646—Configuration or reconfiguration
- G06F12/0653—Configuration or reconfiguration with centralised address assignment
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/0223—User address space allocation, e.g. contiguous or non contiguous base addressing
- G06F12/0292—User address space allocation, e.g. contiguous or non contiguous base addressing using tables or multilevel address translation means
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
- G06F12/0802—Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches
- G06F12/0866—Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches for peripheral storage systems, e.g. disk cache
- G06F12/0873—Mapping of cache memory to specific storage devices or parts thereof
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/06—Addressing a physical block of locations, e.g. base addressing, module addressing, memory dedication
- G06F12/0646—Configuration or reconfiguration
- G06F12/0684—Configuration or reconfiguration with feedback, e.g. presence or absence of unit detected by addressing, overflow detection
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
- G06F12/0802—Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/14—Protection against unauthorised use of memory or access to memory
- G06F12/1416—Protection against unauthorised use of memory or access to memory by checking the object accessibility, e.g. type of access defined by the memory independently of subject rights
- G06F12/1425—Protection against unauthorised use of memory or access to memory by checking the object accessibility, e.g. type of access defined by the memory independently of subject rights the protection being physical, e.g. cell, word, block
- G06F12/1441—Protection against unauthorised use of memory or access to memory by checking the object accessibility, e.g. type of access defined by the memory independently of subject rights the protection being physical, e.g. cell, word, block for a range
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/46—Multiprogramming arrangements
- G06F9/50—Allocation of resources, e.g. of the central processing unit [CPU]
- G06F9/5005—Allocation of resources, e.g. of the central processing unit [CPU] to service a request
Definitions
- Embodiments generally relate to memory registers. More particularly, embodiments relate to technology to ensure sufficient memory type range registers (MTRRs) to fully cache complex memory configurations.
- MTRRs memory type range registers
- a boot sequence in a typical computing system may include the generation of a map (e.g., "memory map") between physical memory space and virtual memory space, followed by a cache initialization process.
- the cache initialization process may involve using MTRRs to control how address ranges in the memory map are cached (e.g., uncached, write-back cached, etc.).
- the number of MTRRs is generally fixed (e.g., ten register pairs), with each MTRR describing an address range that is sized at a power of two (e.g., 2 n ).
- Recently developed complex memory architectures may reserve a small percentage of available memory for internal use so that the remaining amount of available memory is not a power of two.
- the memory map is "misaligned" with the MTRRs, which may in turn result in the use of a relatively high number of MTRRs to fully specify the cacheability of the memory architecture. Indeed, if the number of available MTRRs is exceeded, the boot sequence may halt due to a fatal error.
- registers such as model specific registers (MSRs) may be used to set the operational characteristics of memory regions accessed by the processor.
- MSRs model specific registers
- a memory type range register (MTRR) is a relatively expensive MSR that is located in a processor core and specifies the cache characteristics of a memory range.
- WB write-back
- Other possible cache modes include, for example, uncached (UC), write-through, write-protect, and so forth.
- a register set 20 (20a, 20b) is shown in which a base register 20a sets the base address of an address range ("PhysBase") and a mask register 20b sets a range mask ("PhysMask”) for the base address.
- the range mask is chosen so that when an AND operation is conducted between a target address in the address range of the base register 20a and the range mask of the mask register 20b, the result will return the same value as when the AND operation is conducted between the base address and the range mask.
- the target address may be treated as specified in the base register 20a as the memory type for the range ("Type", e.g., write-back, uncached).
- a given processor core contains a limited number (e.g., ten pairs) of the register set 20.
- the size of the address range defined by the illustrated register set 20 is a power of two. If the size of the memory range is not also a power of two (e.g., 1.75 GiB instead of 2 GiB), a misalignment condition may be present and several of the register sets 20 may be needed to specify the cache characteristics of the memory range. Indeed, such a case may be present in more complex memory architectures such as, for example, persistent memory modules (PMMs) and/or solid state drives (SSDs).
- PMMs persistent memory modules
- SSDs solid state drives
- the misalignment condition is automatically detected and a protected range (e.g., a range that is inaccessible by the system) is automatically appended to the memory range to eliminate the misalignment condition.
- performance may be enhanced in terms of fewer fatal errors and/or boot sequence faults. Performance may also be enhanced by mitigating loss of mapped memory (e.g., if a reduction of the amount of available memory would otherwise be conducted).
- FIG. 2 shows a conventional memory map 30 and an appended memory map 32.
- an address range 34 e.g., high dynamic random access memory/DRAMH
- has an upper limit 36 e.g., just below 0x5E270000000, or 0x5E26FFFFF
- the physical address 0x5E270000000 includes nine address bits that are set to a value of one, resulting in a physical address that is not well aligned to a power of two.
- the upper limit 36 presents a misalignment condition because the upper limit 36 is not a power of two address.
- a conventional register coding configuration 40 calls for a total of eight variable MTRRs (MTRR[00]-MTRR[07]) to define the cache characteristics of the address range 34 and the regions above the address range 34 (e.g., "unmapped” and high memory mapped input output/MMIOH regions).
- the MTRR base register specifies the starting address of the range and the mask specifies the limit of the range.
- a protected range 44 is appended to the memory map 32 to eliminate the misalignment condition. More particularly, the protected range 44 effectively moves the upper limit 36 of the address range 34 to a power of two address 46 (e.g., just below 0x80000000000, or 0x7FFFFFFFF). Accordingly, an enhanced register coding configuration 42 involves only a single MTRR (MTRR[00]) to define the cache characteristics of the address range 34. Although, the illustrated solution aligns to a power of two boundary and uses the least number of MTRRs, other solutions that do not align to a power of two address may also be used.
- the illustrated memory map 32 therefore reduces the number of registers involved in fully caching the memory configuration and enhances performance at least in terms of fewer fatal errors, boot sequence faults and/or mapped memory losses.
- FIG. 5 shows a method 50 of operating a performance-enhanced computing system.
- the method 50 may generally be implemented after the generation of a memory map (e.g., mapping physical memory space to virtual memory space) and during a cache initialization process in a computing system.
- a memory map e.g., mapping physical memory space to virtual memory space
- the method 50 may be implemented in one or more modules as a set of logic instructions stored in a machine- or computer-readable storage medium such as random access memory (RAM), read only memory (ROM), programmable ROM (PROM), firmware, flash memory, etc., in configurable logic such as, for example, programmable logic arrays (PLAs), field programmable gate arrays (FPGAs), complex programmable logic devices (CPLDs), in fixed-functionality logic hardware using circuit technology such as, for example, application specific integrated circuit (ASIC), complementary metal oxide semiconductor (CMOS) or transistor-transistor logic (TTL) technology, or any combination thereof.
- RAM random access memory
- ROM read only memory
- PROM programmable ROM
- firmware flash memory
- PLAs programmable logic arrays
- FPGAs field programmable gate arrays
- CPLDs complex programmable logic devices
- ASIC application specific integrated circuit
- CMOS complementary metal oxide semiconductor
- TTL transistor-transistor logic
- computer program code to carry out operations shown in the method 50 may be written in any combination of one or more programming languages, including an object oriented programming language such as JAVA, SMALLTALK, C++ or the like and conventional procedural programming languages, such as the "C" programming language or similar programming languages.
- logic instructions might include assembler instructions, instruction set architecture (ISA) instructions, machine instructions, machine dependent instructions, microcode, state-setting data, configuration data for integrated circuitry, state information that personalizes electronic circuitry and/or other structural components that are native to hardware (e.g., host processor, central processing unit/CPU, microcontroller, etc.).
- Illustrated processing block 52 provides for detecting a misalignment condition, wherein the misalignment condition includes a memory map being misaligned with a size of a register such as, for example, an MTRR.
- block 52 includes automatically determining whether an upper limit of an address range in the memory map is at a power of two address (e.g., if the size of the register is also a power of two). Such a determination might be made by reading and/or querying the memory map from boot memory (e.g., Unified Extensible Firmware Interface/UEFI memory).
- Block 54 automatically appends a protected range to the memory map, wherein the protected range eliminates the misalignment condition.
- the granularity of the register is a power of two and the protected range eliminates the misalignment condition by moving the upper limit of an address range in the memory map to a power of two address.
- block 54 may also involve confirming that sufficient resources are available to append to the protected range to the memory map.
- block 54 appends the protected range via a source address decoder (SAD) rule.
- SAD is a cache and home agent (CHA) component that may define the layout of the physical address space for each set of processors that share a last level cache (LLC).
- LLC last level cache
- the SAD is responsible for directing memory requests to the LLC where the addressed memory cell is locally attached.
- SAD rules may not be limited to power of two size granularity. Accordingly, the SAD rule may be used to size the protected range to achieve sufficient cacheable memory alignment for MTRR programming.
- the protected memory range is a non-existent memory (NXM) range.
- the NXM attribute may generally be used to indicate "holes" in the memory map.
- Illustrated block 56 provides for defining an operational characteristic (e.g., cacheability characteristic) of the memory map via the register. Thus, block 56 might designate the address range as write-back, uncached, write-through, write-protect, and so forth.
- the illustrated method 50 therefore reduces the number of registers involved in fully caching the memory configuration and enhances performance at least in terms of fewer fatal errors, boot sequence faults and/or mapped memory losses.
- FIG. 6 shows a method 60 of eliminating a misalignment condition.
- the method 60 might be incorporated into block 54 ( FIG. 5 ), already discussed. More particularly, the method 60 may be implemented in one or more modules as a set of logic instructions stored in a machine- or computer-readable storage medium such as RAM, ROM, PROM, firmware, flash memory, etc., in configurable logic such as, for example, PLAs, FPGAs, CPLDs, in fixed-functionality logic hardware using circuit technology such as, for example, ASIC, CMOS or TTL technology, or any combination thereof.
- a machine- or computer-readable storage medium such as RAM, ROM, PROM, firmware, flash memory, etc.
- configurable logic such as, for example, PLAs, FPGAs, CPLDs
- fixed-functionality logic hardware using circuit technology such as, for example, ASIC, CMOS or TTL technology, or any combination thereof.
- Illustrated processing block 62 checks resource sufficiency in response to a misalignment condition.
- block 63 determines whether sufficient silicon resources such as, for example, SAD rules, protected ranges, address space, etc., are present to append a protected rule. If so, block 64 may append the protected range to the memory map, wherein the protected rule eliminates the misalignment condition. Otherwise, illustrated block 66 iteratively reduces the upper limit of the address range in the memory map until the misalignment condition is eliminated, wherein appending the protected range to the memory map at block 64 is bypassed. In one example, block 66 includes reducing the cacheable memory ceiling by the smallest power of two available until all memory and required cache regions can be completely represented in the MTRR programming.
- Block 66 may also update the UEFI memory map to mark the uncached memory region as reserved to prevent UEFI drivers and the operating system (OS) from using performance-degraded memory.
- the illustrated method 60 therefore further enhances performance by ensuring that sufficient resources are available prior to appending the protected range to the memory map.
- the system 151 may generally be part of an electronic device/platform having computing functionality (e.g., personal digital assistant/PDA, notebook computer, tablet computer, convertible tablet, server), communications functionality (e.g., smart phone), imaging functionality (e.g., camera, camcorder), media playing functionality (e.g., smart television/TV), wearable functionality (e.g., watch, eyewear, headwear, footwear, jewelry), vehicular functionality (e.g., car, truck, motorcycle), robotic functionality (e.g., autonomous robot), etc., or any combination thereof.
- computing functionality e.g., personal digital assistant/PDA, notebook computer, tablet computer, convertible tablet, server
- communications functionality e.g., smart phone
- imaging functionality e.g., camera, camcorder
- media playing functionality e.g., smart television/TV
- wearable functionality e.g., watch, eyewear, headwear, footwear, jewelry
- vehicular functionality e.g., car, truck, motorcycle
- robotic functionality e.g., autonomous robot
- the system 151 includes a host processor 153 (e.g., central processing unit/CPU) having a plurality of registers 154 and an integrated memory controller (IMC) 155 that is coupled to a system memory 157 (e.g., PMM or other complex memory configuration).
- a host processor 153 e.g., central processing unit/CPU
- IMC integrated memory controller
- system memory 157 e.g., PMM or other complex memory configuration
- the plurality of registers 154 include a limited number of MTRRs.
- the illustrated system 151 also includes an input output (IO) module 159 implemented together with the host processor 153 and a graphics processor 161 on a semiconductor die 163 as a system on chip (SoC).
- the illustrated IO module 159 communicates with, for example, a display 165 (e.g., touch screen, liquid crystal display/LCD, light emitting diode/LED display), a network controller 167 (e.g., wired and/or wireless), and mass storage 169 (e.g., hard disk drive/HDD, optical disk, solid state drive/SSD, flash memory).
- a display 165 e.g., touch screen, liquid crystal display/LCD, light emitting diode/LED display
- a network controller 167 e.g., wired and/or wireless
- mass storage 169 e.g., hard disk drive/HDD, optical disk, solid state drive/SSD, flash memory.
- the host processor 153, the graphics processor 161 and/or the IO module 159 execute program instructions 171 retrieved from the system memory 157 and/or the mass storage 169 to perform one or more aspects of the method 50 ( FIG. 5 ) and/or the method 60 ( FIG. 6 ), already discussed.
- execution of the illustrated instructions 171 may cause the computing system 151 to detect a misalignment condition, wherein the misalignment condition includes a memory map being misaligned with a granularity of a register in the plurality of registers 154.
- Execution of the program instructions 171 may also cause the computing system 151 to automatically append a protected range to the memory map (e.g., in response to the misalignment condition), wherein the protected range eliminates the misalignment condition, and define an operational characteristic of the memory map via the register.
- the protected range is an NXM range appended via a SAD rule
- the register is an MTRR
- the operational characteristic is a cache characteristic.
- the protected range there may be two components to the protected range - a SAD rule and a GENPROT (general protection) register range.
- the GENPROT registers protect against the following issues/attacks: preventing direct memory accesses (DMA's) by programming a GENPROT range to cover the NXM ranges (e.g., providing protection from spurious DMAs); and returning false data (e.g., issuing a "CRAB Abort" by silently dropping writes, and returning all 1's on reads) as an additional level of Silicon protection if a software entity attempts to access NXM range (e.g., protecting against malicious software drivers).
- the SAD rule may cover mapping/routing and the GENPROT register range may cover protection.
- the illustrated computing system 151 is therefore considered to be performance-enhanced at least to the extent that it reduces the number of registers involved in fully caching the memory configuration, eliminates fatal errors, reduces boot sequence faults and/or reduces mapped memory losses.
- FIG. 8 shows a semiconductor package apparatus 173.
- the illustrated apparatus 173 includes one or more substrates 175 (e.g., silicon, sapphire, gallium arsenide) and logic 177 (e.g., transistor array and other integrated circuit/IC components) coupled to the substrate(s) 175.
- the logic 177 may be implemented at least partly in configurable logic or fixed-functionality logic hardware. In one example, the logic 177 implements one or more aspects of the method 50 ( FIG. 5 ) and/or the method 60 ( FIG. 6 ), already discussed.
- the logic 177 may detect a misalignment condition, wherein the misalignment condition includes a memory map being misaligned with a size of a register, automatically append a protected range to the memory map, wherein the protected range eliminates the misalignment condition, and define an operational characteristic of the memory map via the register.
- the protected range is an NXM range appended via a SAD rule
- the register is an MTRR
- the operational characteristic is a cache characteristic.
- the protected range may also have GENPROT protection from spurious direct memory accesses and malicious software drivers.
- the illustrated apparatus 173 is therefore considered to be performance-enhanced at least to the extent that it reduces the number of registers involved in fully caching the memory configuration, eliminates fatal errors and/or reduces boot sequence faults.
- the logic 177 includes transistor channel regions that are positioned (e.g., embedded) within the substrate(s) 175.
- the interface between the logic 177 and the substrate(s) 175 may not be an abrupt junction.
- the logic 177 may also be considered to include an epitaxial layer that is grown on an initial wafer of the substrate(s) 175.
- FIG. 9 illustrates a processor core 200 according to one embodiment.
- the processor core 200 may be the core for any type of processor, such as a micro-processor, an embedded processor, a digital signal processor (DSP), a network processor, or other device to execute code. Although only one processor core 200 is illustrated in FIG. 9 , a processing element may alternatively include more than one of the processor core 200 illustrated in FIG. 9 .
- the processor core 200 may be a single-threaded core or, for at least one embodiment, the processor core 200 may be multithreaded in that it may include more than one hardware thread context (or "logical processor") per core.
- FIG. 9 also illustrates a memory 270 coupled to the processor core 200.
- the memory 270 may be any of a wide variety of memories (including various layers of memory hierarchy) as are known or otherwise available to those of skill in the art.
- the memory 270 may include one or more code 213 instruction(s) to be executed by the processor core 200, wherein the code 213 may implement one or more aspects of the method 50 ( FIG. 5 ) and/or the method 60 ( FIG. 6 ), already discussed.
- the processor core 200 follows a program sequence of instructions indicated by the code 213. Each instruction may enter a front end portion 210 and be processed by one or more decoders 220.
- the decoder 220 may generate as its output a micro operation such as a fixed width micro operation in a predefined format, or may generate other instructions, microinstructions, or control signals which reflect the original code instruction.
- the illustrated front end portion 210 also includes register renaming logic 225 and scheduling logic 230, which generally allocate resources and queue the operation corresponding to the convert instruction for execution.
- the processor core 200 is shown including execution logic 250 having a set of execution units 255-1 through 255-N. Some embodiments may include a number of execution units dedicated to specific functions or sets of functions. Other embodiments may include only one execution unit or one execution unit that can perform a particular function.
- the illustrated execution logic 250 performs the operations specified by code instructions.
- back end logic 260 retires the instructions of the code 213.
- the processor core 200 allows out of order execution but requires in order retirement of instructions.
- Retirement logic 265 may take a variety of forms as known to those of skill in the art (e.g., re-order buffers or the like). In this manner, the processor core 200 is transformed during execution of the code 213, at least in terms of the output generated by the decoder, the hardware registers and tables utilized by the register renaming logic 225, and any registers (not shown) modified by the execution logic 250.
- a processing element may include other elements on chip with the processor core 200.
- a processing element may include memory control logic along with the processor core 200.
- the processing element may include I/O control logic and/or may include I/O control logic integrated with memory control logic.
- the processing element may also include one or more caches.
- FIG. 10 shown is a block diagram of a computing system 1000 embodiment in accordance with an embodiment. Shown in FIG. 10 is a multiprocessor system 1000 that includes a first processing element 1070 and a second processing element 1080. While two processing elements 1070 and 1080 are shown, it is to be understood that an embodiment of the system 1000 may also include only one such processing element.
- the system 1000 is illustrated as a point-to-point interconnect system, wherein the first processing element 1070 and the second processing element 1080 are coupled via a point-to-point interconnect 1050. It should be understood that any or all of the interconnects illustrated in FIG. 10 may be implemented as a multi-drop bus rather than point-to-point interconnect.
- each of processing elements 1070 and 1080 may be multicore processors, including first and second processor cores (i.e., processor cores 1074a and 1074b and processor cores 1084a and 1084b).
- processor cores 1074a, 1074b, 1084a, 1084b may be configured to execute instruction code in a manner similar to that discussed above in connection with FIG. 9 .
- Each processing element 1070, 1080 may include at least one shared cache 1896a, 1896b.
- the shared cache 1896a, 1896b may store data (e.g., instructions) that are utilized by one or more components of the processor, such as the cores 1074a, 1074b and 1084a, 1084b, respectively.
- the shared cache 1896a, 1896b may locally cache data stored in a memory 1032, 1034 for faster access by components of the processor.
- the shared cache 1896a, 1896b may include one or more mid-level caches, such as level 2 (L2), level 3 (L3), level 4 (L4), or other levels of cache, a last level cache (LLC), and/or combinations thereof.
- LLC last level cache
- processing elements 1070, 1080 While shown with only two processing elements 1070, 1080, it is to be understood that the scope of the embodiments are not so limited. In other embodiments, one or more additional processing elements may be present in a given processor. Alternatively, one or more of processing elements 1070, 1080 may be an element other than a processor, such as an accelerator or a field programmable gate array. For example, additional processing element(s) may include additional processors(s) that are the same as a first processor 1070, additional processor(s) that are heterogeneous or asymmetric to processor a first processor 1070, accelerators (such as, e.g., graphics accelerators or digital signal processing (DSP) units), field programmable gate arrays, or any other processing element.
- accelerators such as, e.g., graphics accelerators or digital signal processing (DSP) units
- DSP digital signal processing
- processing elements 1070, 1080 there can be a variety of differences between the processing elements 1070, 1080 in terms of a spectrum of metrics of merit including architectural, micro architectural, thermal, power consumption characteristics, and the like. These differences may effectively manifest themselves as asymmetry and heterogeneity amongst the processing elements 1070, 1080.
- the various processing elements 1070, 1080 may reside in the same die package.
- the first processing element 1070 may further include memory controller logic (MC) 1072 and point-to-point (P-P) interfaces 1076 and 1078.
- the second processing element 1080 may include a MC 1082 and P-P interfaces 1086 and 1088.
- MC's 1072 and 1082 couple the processors to respective memories, namely a memory 1032 and a memory 1034, which may be portions of main memory locally attached to the respective processors. While the MC 1072 and 1082 is illustrated as integrated into the processing elements 1070, 1080, for alternative embodiments the MC logic may be discrete logic outside the processing elements 1070, 1080 rather than integrated therein.
- the first processing element 1070 and the second processing element 1080 may be coupled to an I/O subsystem 1090 via P-P interconnects 1076 1086, respectively.
- the I/O subsystem 1090 includes P-P interfaces 1094 and 1098.
- I/O subsystem 1090 includes an interface 1092 to couple I/O subsystem 1090 with a high performance graphics engine 1038.
- bus 1049 may be used to couple the graphics engine 1038 to the I/O subsystem 1090.
- a point-to-point interconnect may couple these components.
- I/O subsystem 1090 may be coupled to a first bus 1016 via an interface 1096.
- the first bus 1016 may be a Peripheral Component Interconnect (PCI) bus, or a bus such as a PCI Express bus or another third generation I/O interconnect bus, although the scope of the embodiments are not so limited.
- PCI Peripheral Component Interconnect
- various I/O devices 1014 may be coupled to the first bus 1016, along with a bus bridge 1018 which may couple the first bus 1016 to a second bus 1020.
- the second bus 1020 may be a low pin count (LPC) bus.
- Various devices may be coupled to the second bus 1020 including, for example, a keyboard/mouse 1012, communication device(s) 1026, and a data storage unit 1019 such as a disk drive or other mass storage device which may include code 1030, in one embodiment.
- the illustrated code 1030 may implement one or more aspects of the method 50 ( FIG. 5 ) and/or the method 60 ( FIG. 6 ), already discussed.
- an audio I/O 1024 may be coupled to second bus 1020 and a battery 1010 may supply power to the computing system 1000.
- a system may implement a multi-drop bus or another such communication topology.
- the elements of FIG. 10 may alternatively be partitioned using more or fewer integrated chips than shown in FIG. 10 .
- technology described herein may provide a scalable solution that addresses potential MTRR shortfalls in a manner that maximizes coverage and mitigates the risk of problem escalations.
- Embodiments are applicable for use with all types of semiconductor integrated circuit (“IC") chips.
- IC semiconductor integrated circuit
- Examples of these IC chips include but are not limited to processors, controllers, chipset components, programmable logic arrays (PLAs), memory chips, network chips, systems on chip (SoCs), SSD/NAND controller ASICs, and the like.
- PLAs programmable logic arrays
- SoCs systems on chip
- SSD/NAND controller ASICs solid state drive/NAND controller ASICs
- signal conductor lines are represented with lines. Some may be different, to indicate more constituent signal paths, have a number label, to indicate a number of constituent signal paths, and/or have arrows at one or more ends, to indicate primary information flow direction. This, however, should not be construed in a limiting manner.
- Any represented signal lines may actually comprise one or more signals that may travel in multiple directions and may be implemented with any suitable type of signal scheme, e.g., digital or analog lines implemented with differential pairs, optical fiber lines, and/or single-ended lines.
- Example sizes/models/values/ranges may have been given, although embodiments are not limited to the same. As manufacturing techniques (e.g., photolithography) mature over time, it is expected that devices of smaller size could be manufactured.
- well known power/ground connections to IC chips and other components may or may not be shown within the figures, for simplicity of illustration and discussion, and so as not to obscure certain aspects of the embodiments.
- arrangements may be shown in block diagram form in order to avoid obscuring embodiments, and also in view of the fact that specifics with respect to implementation of such block diagram arrangements are highly dependent upon the computing system within which the embodiment is to be implemented, i.e., such specifics should be well within purview of one skilled in the art.
- Coupled may be used herein to refer to any type of relationship, direct or indirect, between the components in question, and may apply to electrical, mechanical, fluid, optical, electromagnetic, electromechanical or other connections.
- first”, second, etc. may be used herein only to facilitate discussion, and carry no particular temporal or chronological significance unless otherwise indicated.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Software Systems (AREA)
- Computer Security & Cryptography (AREA)
- Memory System Of A Hierarchy Structure (AREA)
- Storage Device Security (AREA)
Abstract
Description
- Embodiments generally relate to memory registers. More particularly, embodiments relate to technology to ensure sufficient memory type range registers (MTRRs) to fully cache complex memory configurations.
- A boot sequence in a typical computing system may include the generation of a map (e.g., "memory map") between physical memory space and virtual memory space, followed by a cache initialization process. The cache initialization process may involve using MTRRs to control how address ranges in the memory map are cached (e.g., uncached, write-back cached, etc.). The number of MTRRs is generally fixed (e.g., ten register pairs), with each MTRR describing an address range that is sized at a power of two (e.g., 2n). Recently developed complex memory architectures may reserve a small percentage of available memory for internal use so that the remaining amount of available memory is not a power of two. In such a case, the memory map is "misaligned" with the MTRRs, which may in turn result in the use of a relatively high number of MTRRs to fully specify the cacheability of the memory architecture. Indeed, if the number of available MTRRs is exceeded, the boot sequence may halt due to a fatal error.
- The various advantages of the embodiments will become apparent to one skilled in the art by reading the following specification and appended claims, and by referencing the following drawings, in which:
-
FIG. 1 is an illustration of an example of an MTRR set according to an embodiment; -
FIG. 2 is a comparative illustration of an example of a conventional memory map and an appended memory map according to an embodiment; -
FIG. 3 is an illustration of an example of a register coding configuration for a conventional memory map; -
FIG. 4 is an illustration of an example of a register coding configuration for an appended memory map according to an embodiment; -
FIG. 5 is a flowchart of an example of a method of operating a performance-enhanced computing system according to an embodiment; -
FIG. 6 is a flowchart of an example of a method of eliminating a misalignment condition according to an embodiment; -
FIG. 7 is a block diagram of an example of a performance-enhanced computing system according to an embodiment; -
FIG. 8 is an illustration of an example of a semiconductor apparatus according to an embodiment; -
FIG. 9 is a block diagram of an example of a processor according to an embodiment; and -
FIG. 10 is a block diagram of an example of a multi-processor based computing system according to an embodiment. - In a given processor (e.g., host processor, graphics processor), registers such as model specific registers (MSRs) may be used to set the operational characteristics of memory regions accessed by the processor. For example, a memory type range register (MTRR) is a relatively expensive MSR that is located in a processor core and specifies the cache characteristics of a memory range. Thus, an MTRR might specify that a certain memory range operates in a write-back (WB) mode so that when information associated with an address in the range is written to cache, the cache is marked "dirty" and the information is subsequently written to memory. Other possible cache modes include, for example, uncached (UC), write-through, write-protect, and so forth.
- Turning now to
FIG. 1 , a register set 20 (20a, 20b) is shown in which abase register 20a sets the base address of an address range ("PhysBase") and amask register 20b sets a range mask ("PhysMask") for the base address. In an embodiment, the range mask is chosen so that when an AND operation is conducted between a target address in the address range of thebase register 20a and the range mask of themask register 20b, the result will return the same value as when the AND operation is conducted between the base address and the range mask. Thus, when such a condition occurs, the target address may be treated as specified in thebase register 20a as the memory type for the range ("Type", e.g., write-back, uncached). In an embodiment, a given processor core contains a limited number (e.g., ten pairs) of the register set 20. - Of particular note is that the size of the address range defined by the illustrated register set 20 (e.g., the granularity) is a power of two. If the size of the memory range is not also a power of two (e.g., 1.75 GiB instead of 2 GiB), a misalignment condition may be present and several of the
register sets 20 may be needed to specify the cache characteristics of the memory range. Indeed, such a case may be present in more complex memory architectures such as, for example, persistent memory modules (PMMs) and/or solid state drives (SSDs). In an embodiment, the misalignment condition is automatically detected and a protected range (e.g., a range that is inaccessible by the system) is automatically appended to the memory range to eliminate the misalignment condition. As will be discussed in greater detail, such an approach may reduce the number of registers needed to fully cache the memory configuration. Accordingly, performance may be enhanced in terms of fewer fatal errors and/or boot sequence faults. Performance may also be enhanced by mitigating loss of mapped memory (e.g., if a reduction of the amount of available memory would otherwise be conducted). -
FIG. 2 shows aconventional memory map 30 and an appendedmemory map 32. In the illustrated conventional example, an address range 34 (e.g., high dynamic random access memory/DRAMH) has an upper limit 36 (e.g., just below 0x5E270000000, or 0x5E26FFFFFFF) and a lower limit 38 (0x100000000). The physical address 0x5E270000000 includes nine address bits that are set to a value of one, resulting in a physical address that is not well aligned to a power of two. In the illustrated example, theupper limit 36 presents a misalignment condition because theupper limit 36 is not a power of two address. - With continuing reference to
FIGs. 2-4 , a conventionalregister coding configuration 40 calls for a total of eight variable MTRRs (MTRR[00]-MTRR[07]) to define the cache characteristics of theaddress range 34 and the regions above the address range 34 (e.g., "unmapped" and high memory mapped input output/MMIOH regions). This example shows BIOS (basic input/output system) setting MTRR default type = UC and then directly mapping WB regions using power of two math that specifies adjacent power of two size address ranges. These ranges together cover the entire range of DRAM from address zero to the top of high memory (DRAMH). As already noted, the MTRR base register specifies the starting address of the range and the mask specifies the limit of the range. Thus, the target address is within the range when address&mask = base&mask. - By contrast, a protected
range 44 is appended to thememory map 32 to eliminate the misalignment condition. More particularly, the protectedrange 44 effectively moves theupper limit 36 of theaddress range 34 to a power of two address 46 (e.g., just below 0x80000000000, or 0x7FFFFFFFFFF). Accordingly, an enhancedregister coding configuration 42 involves only a single MTRR (MTRR[00]) to define the cache characteristics of theaddress range 34. Although, the illustrated solution aligns to a power of two boundary and uses the least number of MTRRs, other solutions that do not align to a power of two address may also be used. For example, more than one MTRR pair may be used to enable mapping to a non-power of two address when there is not enough address space to align to a power of two address and/or summing power of two numbers does not result in a power of two value (e.g., 4GB+4GB+4GB = 12GB, where 4GB is power of two, but 12GB is not). The illustratedmemory map 32 therefore reduces the number of registers involved in fully caching the memory configuration and enhances performance at least in terms of fewer fatal errors, boot sequence faults and/or mapped memory losses. -
FIG. 5 shows amethod 50 of operating a performance-enhanced computing system. Themethod 50 may generally be implemented after the generation of a memory map (e.g., mapping physical memory space to virtual memory space) and during a cache initialization process in a computing system. More particularly, themethod 50 may be implemented in one or more modules as a set of logic instructions stored in a machine- or computer-readable storage medium such as random access memory (RAM), read only memory (ROM), programmable ROM (PROM), firmware, flash memory, etc., in configurable logic such as, for example, programmable logic arrays (PLAs), field programmable gate arrays (FPGAs), complex programmable logic devices (CPLDs), in fixed-functionality logic hardware using circuit technology such as, for example, application specific integrated circuit (ASIC), complementary metal oxide semiconductor (CMOS) or transistor-transistor logic (TTL) technology, or any combination thereof. - For example, computer program code to carry out operations shown in the
method 50 may be written in any combination of one or more programming languages, including an object oriented programming language such as JAVA, SMALLTALK, C++ or the like and conventional procedural programming languages, such as the "C" programming language or similar programming languages. Additionally, logic instructions might include assembler instructions, instruction set architecture (ISA) instructions, machine instructions, machine dependent instructions, microcode, state-setting data, configuration data for integrated circuitry, state information that personalizes electronic circuitry and/or other structural components that are native to hardware (e.g., host processor, central processing unit/CPU, microcontroller, etc.). - Illustrated
processing block 52 provides for detecting a misalignment condition, wherein the misalignment condition includes a memory map being misaligned with a size of a register such as, for example, an MTRR. In an embodiment,block 52 includes automatically determining whether an upper limit of an address range in the memory map is at a power of two address (e.g., if the size of the register is also a power of two). Such a determination might be made by reading and/or querying the memory map from boot memory (e.g., Unified Extensible Firmware Interface/UEFI memory).Block 54 automatically appends a protected range to the memory map, wherein the protected range eliminates the misalignment condition. In one example, the granularity of the register is a power of two and the protected range eliminates the misalignment condition by moving the upper limit of an address range in the memory map to a power of two address. As will be discussed in greater detail,block 54 may also involve confirming that sufficient resources are available to append to the protected range to the memory map. - In an embodiment,
block 54 appends the protected range via a source address decoder (SAD) rule. In general, a SAD is a cache and home agent (CHA) component that may define the layout of the physical address space for each set of processors that share a last level cache (LLC). In an embodiment, the SAD is responsible for directing memory requests to the LLC where the addressed memory cell is locally attached. Unlike MTRRs, SAD rules may not be limited to power of two size granularity. Accordingly, the SAD rule may be used to size the protected range to achieve sufficient cacheable memory alignment for MTRR programming. - In one example, the protected memory range is a non-existent memory (NXM) range. The NXM attribute may generally be used to indicate "holes" in the memory map. Illustrated
block 56 provides for defining an operational characteristic (e.g., cacheability characteristic) of the memory map via the register. Thus, block 56 might designate the address range as write-back, uncached, write-through, write-protect, and so forth. The illustratedmethod 50 therefore reduces the number of registers involved in fully caching the memory configuration and enhances performance at least in terms of fewer fatal errors, boot sequence faults and/or mapped memory losses. -
FIG. 6 shows amethod 60 of eliminating a misalignment condition. Themethod 60 might be incorporated into block 54 (FIG. 5 ), already discussed. More particularly, themethod 60 may be implemented in one or more modules as a set of logic instructions stored in a machine- or computer-readable storage medium such as RAM, ROM, PROM, firmware, flash memory, etc., in configurable logic such as, for example, PLAs, FPGAs, CPLDs, in fixed-functionality logic hardware using circuit technology such as, for example, ASIC, CMOS or TTL technology, or any combination thereof. - Illustrated
processing block 62 checks resource sufficiency in response to a misalignment condition. In an embodiment, block 63 determines whether sufficient silicon resources such as, for example, SAD rules, protected ranges, address space, etc., are present to append a protected rule. If so, block 64 may append the protected range to the memory map, wherein the protected rule eliminates the misalignment condition. Otherwise, illustratedblock 66 iteratively reduces the upper limit of the address range in the memory map until the misalignment condition is eliminated, wherein appending the protected range to the memory map atblock 64 is bypassed. In one example, block 66 includes reducing the cacheable memory ceiling by the smallest power of two available until all memory and required cache regions can be completely represented in the MTRR programming.Block 66 may also update the UEFI memory map to mark the uncached memory region as reserved to prevent UEFI drivers and the operating system (OS) from using performance-degraded memory. The illustratedmethod 60 therefore further enhances performance by ensuring that sufficient resources are available prior to appending the protected range to the memory map. - Turning now to
FIG. 7 , a performance-enhancedcomputing system 151 is shown. Thesystem 151 may generally be part of an electronic device/platform having computing functionality (e.g., personal digital assistant/PDA, notebook computer, tablet computer, convertible tablet, server), communications functionality (e.g., smart phone), imaging functionality (e.g., camera, camcorder), media playing functionality (e.g., smart television/TV), wearable functionality (e.g., watch, eyewear, headwear, footwear, jewelry), vehicular functionality (e.g., car, truck, motorcycle), robotic functionality (e.g., autonomous robot), etc., or any combination thereof. In the illustrated example, thesystem 151 includes a host processor 153 (e.g., central processing unit/CPU) having a plurality ofregisters 154 and an integrated memory controller (IMC) 155 that is coupled to a system memory 157 (e.g., PMM or other complex memory configuration). In an embodiment, the plurality ofregisters 154 include a limited number of MTRRs. - The illustrated
system 151 also includes an input output (IO)module 159 implemented together with thehost processor 153 and agraphics processor 161 on asemiconductor die 163 as a system on chip (SoC). The illustratedIO module 159 communicates with, for example, a display 165 (e.g., touch screen, liquid crystal display/LCD, light emitting diode/LED display), a network controller 167 (e.g., wired and/or wireless), and mass storage 169 (e.g., hard disk drive/HDD, optical disk, solid state drive/SSD, flash memory). - In an embodiment, the
host processor 153, thegraphics processor 161 and/or theIO module 159 executeprogram instructions 171 retrieved from thesystem memory 157 and/or themass storage 169 to perform one or more aspects of the method 50 (FIG. 5 ) and/or the method 60 (FIG. 6 ), already discussed. Thus, execution of the illustratedinstructions 171 may cause thecomputing system 151 to detect a misalignment condition, wherein the misalignment condition includes a memory map being misaligned with a granularity of a register in the plurality ofregisters 154. Execution of theprogram instructions 171 may also cause thecomputing system 151 to automatically append a protected range to the memory map (e.g., in response to the misalignment condition), wherein the protected range eliminates the misalignment condition, and define an operational characteristic of the memory map via the register. In one example, the protected range is an NXM range appended via a SAD rule, the register is an MTRR, and the operational characteristic is a cache characteristic. - More particularly, there may be two components to the protected range - a SAD rule and a GENPROT (general protection) register range. In one example, the GENPROT registers protect against the following issues/attacks: preventing direct memory accesses (DMA's) by programming a GENPROT range to cover the NXM ranges (e.g., providing protection from spurious DMAs); and returning false data (e.g., issuing a "CRAB Abort" by silently dropping writes, and returning all 1's on reads) as an additional level of Silicon protection if a software entity attempts to access NXM range (e.g., protecting against malicious software drivers). Thus, the SAD rule may cover mapping/routing and the GENPROT register range may cover protection. The illustrated
computing system 151 is therefore considered to be performance-enhanced at least to the extent that it reduces the number of registers involved in fully caching the memory configuration, eliminates fatal errors, reduces boot sequence faults and/or reduces mapped memory losses. -
FIG. 8 shows asemiconductor package apparatus 173. Theillustrated apparatus 173 includes one or more substrates 175 (e.g., silicon, sapphire, gallium arsenide) and logic 177 (e.g., transistor array and other integrated circuit/IC components) coupled to the substrate(s) 175. Thelogic 177 may be implemented at least partly in configurable logic or fixed-functionality logic hardware. In one example, thelogic 177 implements one or more aspects of the method 50 (FIG. 5 ) and/or the method 60 (FIG. 6 ), already discussed. Thus, thelogic 177 may detect a misalignment condition, wherein the misalignment condition includes a memory map being misaligned with a size of a register, automatically append a protected range to the memory map, wherein the protected range eliminates the misalignment condition, and define an operational characteristic of the memory map via the register. In one example, the protected range is an NXM range appended via a SAD rule, the register is an MTRR, and the operational characteristic is a cache characteristic. As already noted, the protected range may also have GENPROT protection from spurious direct memory accesses and malicious software drivers. Theillustrated apparatus 173 is therefore considered to be performance-enhanced at least to the extent that it reduces the number of registers involved in fully caching the memory configuration, eliminates fatal errors and/or reduces boot sequence faults. - In one example, the
logic 177 includes transistor channel regions that are positioned (e.g., embedded) within the substrate(s) 175. Thus, the interface between thelogic 177 and the substrate(s) 175 may not be an abrupt junction. Thelogic 177 may also be considered to include an epitaxial layer that is grown on an initial wafer of the substrate(s) 175. -
FIG. 9 illustrates aprocessor core 200 according to one embodiment. Theprocessor core 200 may be the core for any type of processor, such as a micro-processor, an embedded processor, a digital signal processor (DSP), a network processor, or other device to execute code. Although only oneprocessor core 200 is illustrated inFIG. 9 , a processing element may alternatively include more than one of theprocessor core 200 illustrated inFIG. 9 . Theprocessor core 200 may be a single-threaded core or, for at least one embodiment, theprocessor core 200 may be multithreaded in that it may include more than one hardware thread context (or "logical processor") per core. -
FIG. 9 also illustrates amemory 270 coupled to theprocessor core 200. Thememory 270 may be any of a wide variety of memories (including various layers of memory hierarchy) as are known or otherwise available to those of skill in the art. Thememory 270 may include one ormore code 213 instruction(s) to be executed by theprocessor core 200, wherein thecode 213 may implement one or more aspects of the method 50 (FIG. 5 ) and/or the method 60 (FIG. 6 ), already discussed. Theprocessor core 200 follows a program sequence of instructions indicated by thecode 213. Each instruction may enter afront end portion 210 and be processed by one or more decoders 220. The decoder 220 may generate as its output a micro operation such as a fixed width micro operation in a predefined format, or may generate other instructions, microinstructions, or control signals which reflect the original code instruction. The illustratedfront end portion 210 also includesregister renaming logic 225 andscheduling logic 230, which generally allocate resources and queue the operation corresponding to the convert instruction for execution. - The
processor core 200 is shown includingexecution logic 250 having a set of execution units 255-1 through 255-N. Some embodiments may include a number of execution units dedicated to specific functions or sets of functions. Other embodiments may include only one execution unit or one execution unit that can perform a particular function. The illustratedexecution logic 250 performs the operations specified by code instructions. - After completion of execution of the operations specified by the code instructions,
back end logic 260 retires the instructions of thecode 213. In one embodiment, theprocessor core 200 allows out of order execution but requires in order retirement of instructions.Retirement logic 265 may take a variety of forms as known to those of skill in the art (e.g., re-order buffers or the like). In this manner, theprocessor core 200 is transformed during execution of thecode 213, at least in terms of the output generated by the decoder, the hardware registers and tables utilized by theregister renaming logic 225, and any registers (not shown) modified by theexecution logic 250. - Although not illustrated in
FIG. 9 , a processing element may include other elements on chip with theprocessor core 200. For example, a processing element may include memory control logic along with theprocessor core 200. The processing element may include I/O control logic and/or may include I/O control logic integrated with memory control logic. The processing element may also include one or more caches. - Referring now to
FIG. 10 , shown is a block diagram of acomputing system 1000 embodiment in accordance with an embodiment. Shown inFIG. 10 is amultiprocessor system 1000 that includes afirst processing element 1070 and asecond processing element 1080. While twoprocessing elements system 1000 may also include only one such processing element. - The
system 1000 is illustrated as a point-to-point interconnect system, wherein thefirst processing element 1070 and thesecond processing element 1080 are coupled via a point-to-point interconnect 1050. It should be understood that any or all of the interconnects illustrated inFIG. 10 may be implemented as a multi-drop bus rather than point-to-point interconnect. - As shown in
FIG. 10 , each ofprocessing elements processor cores processor cores Such cores FIG. 9 . - Each
processing element cache cache cores cache memory cache - While shown with only two
processing elements processing elements first processor 1070, additional processor(s) that are heterogeneous or asymmetric to processor afirst processor 1070, accelerators (such as, e.g., graphics accelerators or digital signal processing (DSP) units), field programmable gate arrays, or any other processing element. There can be a variety of differences between theprocessing elements processing elements various processing elements - The
first processing element 1070 may further include memory controller logic (MC) 1072 and point-to-point (P-P) interfaces 1076 and 1078. Similarly, thesecond processing element 1080 may include aMC 1082 andP-P interfaces FIG. 10 , MC's 1072 and 1082 couple the processors to respective memories, namely amemory 1032 and amemory 1034, which may be portions of main memory locally attached to the respective processors. While theMC processing elements processing elements - The
first processing element 1070 and thesecond processing element 1080 may be coupled to an I/O subsystem 1090 viaP-P interconnects 1076 1086, respectively. As shown inFIG. 10 , the I/O subsystem 1090 includesP-P interfaces O subsystem 1090 includes aninterface 1092 to couple I/O subsystem 1090 with a highperformance graphics engine 1038. In one embodiment,bus 1049 may be used to couple thegraphics engine 1038 to the I/O subsystem 1090. Alternately, a point-to-point interconnect may couple these components. - In turn, I/
O subsystem 1090 may be coupled to afirst bus 1016 via aninterface 1096. In one embodiment, thefirst bus 1016 may be a Peripheral Component Interconnect (PCI) bus, or a bus such as a PCI Express bus or another third generation I/O interconnect bus, although the scope of the embodiments are not so limited. - As shown in
FIG. 10 , various I/O devices 1014 (e.g., biometric scanners, speakers, cameras, sensors) may be coupled to thefirst bus 1016, along with a bus bridge 1018 which may couple thefirst bus 1016 to asecond bus 1020. In one embodiment, thesecond bus 1020 may be a low pin count (LPC) bus. Various devices may be coupled to thesecond bus 1020 including, for example, a keyboard/mouse 1012, communication device(s) 1026, and adata storage unit 1019 such as a disk drive or other mass storage device which may includecode 1030, in one embodiment. The illustratedcode 1030 may implement one or more aspects of the method 50 (FIG. 5 ) and/or the method 60 (FIG. 6 ), already discussed. Further, an audio I/O 1024 may be coupled tosecond bus 1020 and abattery 1010 may supply power to thecomputing system 1000. - Note that other embodiments are contemplated. For example, instead of the point-to-point architecture of
FIG. 10 , a system may implement a multi-drop bus or another such communication topology. Also, the elements ofFIG. 10 may alternatively be partitioned using more or fewer integrated chips than shown inFIG. 10 . -
- Example 1 includes a performance-enhanced computing system comprising a network controller, a processor coupled to the network controller, wherein the processor includes a register, and a memory coupled to the processor, the memory comprising as set of executable program instructions, which when executed by the processor, cause the computing system to detect a misalignment condition, wherein the misalignment condition includes a memory map being misaligned with a granularity of the register, append a protected range to the memory map, wherein the protected range eliminates the misalignment condition, and define an operational characteristic of the memory map via the register.
- Example 2 includes the computing system of Example 1, wherein the granularity of the register is to be a power of two and the protected range is to eliminate the misalignment condition by a move of an upper limit of an address range in the memory map to a power of two address.
- Example 3 includes the computing system of Example 1, wherein the instructions, when executed, cause the computing system to confirm that sufficient resources are available to append the protected range to the memory map.
- Example 4 includes the computing system of Example 1, wherein the protected range is appended to the memory map if sufficient resources are available, and wherein the instructions, when executed, cause the computing system to determine that there are insufficient resources available to append the protected range to the memory map, and iteratively reduce an upper limit of an address range in the memory map until the misalignment condition is eliminated.
- Example 5 includes the computing system of Example 1, wherein the protected range is to be appended via a source address decoder rule, protected from spurious direct memory accesses, and protected from malicious software drivers.
- Example 6 includes the computing system of any one of Examples 1 to 5, wherein the protected range is to be a non-existent memory range, the register is to be a memory type range register, and the operational characteristic is to be a cache characteristic.
- Example 7 includes a semiconductor apparatus comprising one or more substrates, and logic coupled to the one or more substrates, wherein the logic is implemented at least partly in one or more of configurable logic or fixed-functionality hardware logic, the logic coupled to the one or more substrates to detect a misalignment condition, wherein the misalignment condition includes a memory map being misaligned with a granularity of a register, append a protected range to the memory map, wherein the protected range eliminates the misalignment condition, and define an operational characteristic of the memory map via the register.
- Example 8 includes the semiconductor apparatus of Example 7, wherein the granularity of the register is to be a power of two and the protected range is to eliminate the misalignment condition by a move of an upper limit of an address range in the memory map to a power of two address.
- Example 9 includes the semiconductor apparatus of Example 7, wherein the logic is to confirm that sufficient resources are available to append the protected range to the memory map.
- Example 10 includes the semiconductor apparatus of Example 7, wherein the protected range is appended to the memory map if sufficient resources are available, and wherein the logic is to determine that there are insufficient resources available to append the protected range to the memory map, and iteratively reduce an upper limit of an address range in the memory map until the misalignment condition is eliminated.
- Example 11 includes the semiconductor apparatus of any one of Examples 7 to 10, wherein the protected range is to be appended via a source address decoder rule, the protected range is to be a non-existent memory range, the register is to be a memory type range register, and the operational characteristic is to be a cache characteristic.
- Example 12 includes the semiconductor apparatus of any one of Examples 7 to 11, wherein the logic coupled to the one or more substrates includes transistor channel regions that are positioned within the one or more substrates.
- Example 13 includes at least one computer readable storage medium comprising a set of executable program instructions, which when executed by a computing system, cause the computing system to detect a misalignment condition, wherein the misalignment condition includes a memory map being misaligned with a granularity of a register, append a protected range to the memory map, wherein the protected range eliminates the misalignment condition, and define an operational characteristic of the memory map via the register.
- Example 14 includes the at least one computer readable storage medium of Example 13, wherein the granularity of the register is to be a power of two and the protected range is to eliminate the misalignment condition by a move of an upper limit of an address range in the memory map to a power of two address.
- Example 15 includes the at least one computer readable storage medium of Example 13, wherein the instructions, when executed, cause the computing system to confirm that sufficient resources are available to append the protected range to the memory map.
- Example 16 includes the at least one computer readable storage medium of Example 13, wherein the protected range is appended to the memory map if sufficient resources are available, and wherein the instructions, when executed, cause the computing system to determine that there are insufficient resources available to append the protected range to the memory map, and iteratively reduce an upper limit of an address range in the memory map until the misalignment condition is eliminated.
- Example 17 includes the at least one computer readable storage medium of Example 13, wherein the protected range is to be appended via a source address decoder rule, protected from spurious direct memory accesses, and protected from malicious software drivers.
- Example 18 includes the at least one computer readable storage medium of any one of Examples 13 to 17, wherein the protected range is to be a non-existent memory range, the register is to be a memory type range register, and the operational characteristic is to be a cache characteristic.
- Example 19 includes a method of operating a performance-enhanced computing system, the method comprising detecting a misalignment condition, wherein the misalignment condition includes a memory map being misaligned with a granularity of a register, automatically appending a protected range to the memory map, wherein the protected range eliminates the misalignment condition, and defining an operational characteristic of the memory map via the register.
- Example 20 includes the method of Example 19, wherein the granularity of the register is a power of two and the protected range eliminates the misalignment condition by moving an upper limit of an address range in the memory map to a power of two address.
- Example 21 includes the method of Example 19, further including confirming that sufficient resources are available to append the protected range to the memory map.
- Example 22 includes the method of Example 19, wherein the protected range is appended to the memory map if sufficient resources are available, the method further including determining that there are insufficient resources available to append the protected range to the memory map, and iteratively reducing an upper limit of an address range in the memory map until the misalignment condition is eliminated.
- Example 23 includes the method of Example 19, wherein the protected range is appended via a source address decoder rule, protected from spurious direct memory accesses, and protected from malicious software drivers.
- Example 24 includes the method of any one of Examples 19 to 23, wherein the protected range is a non-existent memory range, the register is a memory type range register, and the operational characteristic is a cache characteristic.
- Example 25 includes an apparatus comprising means for performing the method of any one of Examples 19 to 24.
- Thus, technology described herein may provide a scalable solution that addresses potential MTRR shortfalls in a manner that maximizes coverage and mitigates the risk of problem escalations.
- Embodiments are applicable for use with all types of semiconductor integrated circuit ("IC") chips. Examples of these IC chips include but are not limited to processors, controllers, chipset components, programmable logic arrays (PLAs), memory chips, network chips, systems on chip (SoCs), SSD/NAND controller ASICs, and the like. In addition, in some of the drawings, signal conductor lines are represented with lines. Some may be different, to indicate more constituent signal paths, have a number label, to indicate a number of constituent signal paths, and/or have arrows at one or more ends, to indicate primary information flow direction. This, however, should not be construed in a limiting manner. Rather, such added detail may be used in connection with one or more exemplary embodiments to facilitate easier understanding of a circuit. Any represented signal lines, whether or not having additional information, may actually comprise one or more signals that may travel in multiple directions and may be implemented with any suitable type of signal scheme, e.g., digital or analog lines implemented with differential pairs, optical fiber lines, and/or single-ended lines.
- Example sizes/models/values/ranges may have been given, although embodiments are not limited to the same. As manufacturing techniques (e.g., photolithography) mature over time, it is expected that devices of smaller size could be manufactured. In addition, well known power/ground connections to IC chips and other components may or may not be shown within the figures, for simplicity of illustration and discussion, and so as not to obscure certain aspects of the embodiments. Further, arrangements may be shown in block diagram form in order to avoid obscuring embodiments, and also in view of the fact that specifics with respect to implementation of such block diagram arrangements are highly dependent upon the computing system within which the embodiment is to be implemented, i.e., such specifics should be well within purview of one skilled in the art. Where specific details (e.g., circuits) are set forth in order to describe example embodiments, it should be apparent to one skilled in the art that embodiments can be practiced without, or with variation of, these specific details. The description is thus to be regarded as illustrative instead of limiting.
- The term "coupled" may be used herein to refer to any type of relationship, direct or indirect, between the components in question, and may apply to electrical, mechanical, fluid, optical, electromagnetic, electromechanical or other connections. In addition, the terms "first", "second", etc. may be used herein only to facilitate discussion, and carry no particular temporal or chronological significance unless otherwise indicated.
- As used in this application and in the claims, a list of items joined by the term "one or more of' may mean any combination of the listed terms. For example, the phrases "one or more of A, B or C" may mean A; B; C; A and B; A and C; B and C; or A, B and C.
- Those skilled in the art will appreciate from the foregoing description that the broad techniques of the embodiments can be implemented in a variety of forms. Therefore, while the embodiments have been described in connection with particular examples thereof, the true scope of the embodiments should not be so limited since other modifications will become apparent to the skilled practitioner upon a study of the drawings, specification, and following claims.
Claims (15)
- A semiconductor apparatus comprising:one or more substrates; andlogic coupled to the one or more substrates, wherein the logic is implemented at least partly in one or more of configurable logic or fixed-functionality hardware logic, the logic coupled to the one or more substrates to:detect a misalignment condition, wherein the misalignment condition includes a memory map being misaligned with a granularity of a register;append a protected range to the memory map, wherein the protected range eliminates the misalignment condition; anddefine an operational characteristic of the memory map via the register.
- The semiconductor apparatus of claim 1, wherein the granularity of the register is to be a power of two and the protected range is to eliminate the misalignment condition by a move of an upper limit of an address range in the memory map to a power of two address.
- The semiconductor apparatus of claim 1, wherein the logic is to confirm that sufficient resources are available to append the protected range to the memory map.
- The semiconductor apparatus of claim 1, wherein the protected range is appended to the memory map if sufficient resources are available, and wherein the logic is to:determine that there are insufficient resources available to append the protected range to the memory map; anditeratively reduce an upper limit of an address range in the memory map until the misalignment condition is eliminated.
- The semiconductor apparatus of any one of claims 1 to 4, wherein the protected range is to be appended via a source address decoder rule, the protected range is to be a non-existent memory range, the register is to be a memory type range register, and the operational characteristic is to be a cache characteristic.
- The semiconductor apparatus of any one of claims 1 to 4, wherein the logic coupled to the one or more substrates includes transistor channel regions that are positioned within the one or more substrates.
- At least one computer readable storage medium comprising a set of executable program instructions, which when executed by a computing system, cause the computing system to:detect a misalignment condition, wherein the misalignment condition includes a memory map being misaligned with a granularity of a register;append a protected range to the memory map, wherein the protected range eliminates the misalignment condition; anddefine an operational characteristic of the memory map via the register.
- The at least one computer readable storage medium of claim 7, wherein the granularity of the register is to be a power of two and the protected range is to eliminate the misalignment condition by a move of an upper limit of an address range in the memory map to a power of two address.
- The at least one computer readable storage medium of claim 7, wherein the instructions, when executed, cause the computing system to confirm that sufficient resources are available to append the protected range to the memory map.
- The at least one computer readable storage medium of claim 7, wherein the protected range is appended to the memory map if sufficient resources are available, and wherein the instructions, when executed, cause the computing system to:determine that there are insufficient resources available to append the protected range to the memory map; anditeratively reduce an upper limit of an address range in the memory map until the misalignment condition is eliminated.
- The at least one computer readable storage medium of claim 7, wherein the protected range is to be appended via a source address decoder rule, protected from spurious direct memory accesses, and protected from malicious software drivers.
- The at least one computer readable storage medium of any one of claims 7 to 11, wherein the protected range is to be a non-existent memory range, the register is to be a memory type range register, and the operational characteristic is to be a cache characteristic.
- A method of operating a performance-enhanced computing system, the method comprising:detecting a misalignment condition, wherein the misalignment condition includes a memory map being misaligned with a granularity of a register;automatically appending a protected range to the memory map, wherein the protected range eliminates the misalignment condition; anddefining an operational characteristic of the memory map via the register.
- The method of claim 13, wherein the granularity of the register is a power of two and the protected range eliminates the misalignment condition by moving an upper limit of an address range in the memory map to a power of two address.
- The method of claim 13, further including confirming that sufficient resources are available to append the protected range to the memory map.
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US16/797,796 US11048626B1 (en) | 2020-02-21 | 2020-02-21 | Technology to ensure sufficient memory type range registers to fully cache complex memory configurations |
Publications (2)
Publication Number | Publication Date |
---|---|
EP3869344A1 true EP3869344A1 (en) | 2021-08-25 |
EP3869344B1 EP3869344B1 (en) | 2022-09-07 |
Family
ID=73698602
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP20211492.2A Active EP3869344B1 (en) | 2020-02-21 | 2020-12-03 | Technology to ensure sufficient memory type range registers to fully cache complex memory configurations |
Country Status (3)
Country | Link |
---|---|
US (1) | US11048626B1 (en) |
EP (1) | EP3869344B1 (en) |
CN (1) | CN113297100A (en) |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5353431A (en) * | 1991-04-29 | 1994-10-04 | Intel Corporation | Memory address decoder with storage for memory attribute information |
EP1164490A2 (en) * | 2000-06-12 | 2001-12-19 | Altera Corporation | Re-configurable memory map for a system on a chip |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE69616718D1 (en) * | 1995-05-26 | 2001-12-13 | Nat Semiconductor Corp | DEVICE AND METHOD FOR DETERMINING ADDRESSES OF MISALIGNED DATA |
US6848039B1 (en) * | 2000-06-30 | 2005-01-25 | Intel Corporation | Multiple pass arrangements for maximizing cacheable memory space |
US8117404B2 (en) * | 2005-08-10 | 2012-02-14 | Apple Inc. | Misalignment predictor |
US7721066B2 (en) * | 2007-06-05 | 2010-05-18 | Apple Inc. | Efficient encoding for detecting load dependency on store with misalignment |
US9471373B2 (en) * | 2011-09-24 | 2016-10-18 | Elwha Llc | Entitlement vector for library usage in managing resource allocation and scheduling based on usage and priority |
US9600418B2 (en) * | 2012-11-19 | 2017-03-21 | Florida State University Research Foundation, Inc. | Systems and methods for improving processor efficiency through caching |
EP3079321B1 (en) * | 2015-04-08 | 2019-01-30 | Nxp B.V. | Memory misalignment correction |
US10839878B1 (en) * | 2019-08-28 | 2020-11-17 | Micron Technology, Inc. | Memory sub-system managing remapping for misaligned memory components |
-
2020
- 2020-02-21 US US16/797,796 patent/US11048626B1/en active Active
- 2020-12-03 CN CN202011396130.3A patent/CN113297100A/en active Pending
- 2020-12-03 EP EP20211492.2A patent/EP3869344B1/en active Active
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5353431A (en) * | 1991-04-29 | 1994-10-04 | Intel Corporation | Memory address decoder with storage for memory attribute information |
EP1164490A2 (en) * | 2000-06-12 | 2001-12-19 | Altera Corporation | Re-configurable memory map for a system on a chip |
Also Published As
Publication number | Publication date |
---|---|
CN113297100A (en) | 2021-08-24 |
US11048626B1 (en) | 2021-06-29 |
EP3869344B1 (en) | 2022-09-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11422896B2 (en) | Technology to enable secure and resilient recovery of firmware data | |
EP4009177A1 (en) | Restoring persistent application data from non-volatile memory after a system crash or system reboot | |
US10872004B2 (en) | Workload scheduling and coherency through data assignments | |
EP3866003A1 (en) | Deployment of bios to operating system data exchange | |
KR20150096226A (en) | Multimedia data processing method in general purpose programmable computing device and multimedia data processing system therefore | |
CN116601613A (en) | Data placement with grouping metadata | |
US9720830B2 (en) | Systems and methods facilitating reduced latency via stashing in system on chips | |
EP3869344B1 (en) | Technology to ensure sufficient memory type range registers to fully cache complex memory configurations | |
EP4020474A1 (en) | Multi-buffered register files with shared access circuits | |
WO2021168601A1 (en) | Implementing external memory training at runtime | |
KR20210077588A (en) | Initialization and management of class of service attributes in runtime to optimize deep learning training in distributed environments | |
US11960422B2 (en) | Direct memory access tracking for pass-through devices in virtualized environments | |
EP4180983A1 (en) | Dynamically configurable multi-mode memory allocation in an accelerator multi-core system on chip | |
WO2022099531A1 (en) | Offloading reliability, availability and serviceability runtime system management interrupt error handling to cpu on-die modules | |
US11989129B2 (en) | Multiple virtual NUMA domains within a single NUMA domain via operating system interface tables | |
US11907377B2 (en) | Supporting self-modifying graphics workloads in fully virtualized graphics architectures | |
EP3977292B1 (en) | Avoidance of garbage collection in high performance memory management systems | |
US20210089467A1 (en) | Page allocation for contiguity-aware translation lookaside buffers | |
US20230409759A1 (en) | Distributed system on a chip memory access control | |
CN115794670A (en) | Cache system and management method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE APPLICATION HAS BEEN PUBLISHED |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: REQUEST FOR EXAMINATION WAS MADE |
|
17P | Request for examination filed |
Effective date: 20220210 |
|
RBV | Designated contracting states (corrected) |
Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR |
|
RIC1 | Information provided on ipc code assigned before grant |
Ipc: G06F 12/06 20060101AFI20220215BHEP |
|
GRAP | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOSNIGR1 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: GRANT OF PATENT IS INTENDED |
|
INTG | Intention to grant announced |
Effective date: 20220329 |
|
GRAS | Grant fee paid |
Free format text: ORIGINAL CODE: EPIDOSNIGR3 |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE PATENT HAS BEEN GRANTED |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR |
|
REG | Reference to a national code |
Ref country code: GB Ref legal event code: FG4D |
|
REG | Reference to a national code |
Ref country code: CH Ref legal event code: EP Ref country code: AT Ref legal event code: REF Ref document number: 1517648 Country of ref document: AT Kind code of ref document: T Effective date: 20220915 |
|
REG | Reference to a national code |
Ref country code: IE Ref legal event code: FG4D |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R096 Ref document number: 602020004989 Country of ref document: DE |
|
REG | Reference to a national code |
Ref country code: NL Ref legal event code: FP |
|
REG | Reference to a national code |
Ref country code: LT Ref legal event code: MG9D |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: SE Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20220907 Ref country code: RS Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20220907 Ref country code: NO Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20221207 Ref country code: LV Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20220907 Ref country code: LT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20220907 Ref country code: FI Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20220907 |
|
REG | Reference to a national code |
Ref country code: AT Ref legal event code: MK05 Ref document number: 1517648 Country of ref document: AT Kind code of ref document: T Effective date: 20220907 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: HR Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20220907 Ref country code: GR Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20221208 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: SM Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20220907 Ref country code: RO Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20220907 Ref country code: PT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20230109 Ref country code: ES Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20220907 Ref country code: CZ Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20220907 Ref country code: AT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20220907 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: SK Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20220907 Ref country code: PL Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20220907 Ref country code: IS Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20230107 Ref country code: EE Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20220907 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R097 Ref document number: 602020004989 Country of ref document: DE |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: AL Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20220907 |
|
P01 | Opt-out of the competence of the unified patent court (upc) registered |
Effective date: 20230530 |
|
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: DK Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20220907 |
|
26N | No opposition filed |
Effective date: 20230608 |
|
REG | Reference to a national code |
Ref country code: BE Ref legal event code: MM Effective date: 20221231 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: SI Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20220907 Ref country code: LU Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20221203 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: IE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20221203 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: NL Payment date: 20230925 Year of fee payment: 4 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: BE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20221231 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: FR Payment date: 20230921 Year of fee payment: 4 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: DE Payment date: 20230919 Year of fee payment: 4 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: CY Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20220907 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: MK Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20220907 Ref country code: IT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20220907 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: MC Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20220907 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: MC Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20220907 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: BG Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20220907 |
|
REG | Reference to a national code |
Ref country code: CH Ref legal event code: PL |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: MT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20220907 |