EP3301757A1 - Patch antenna element and method for manufacturing a patch antenna element - Google Patents
Patch antenna element and method for manufacturing a patch antenna element Download PDFInfo
- Publication number
- EP3301757A1 EP3301757A1 EP16191341.3A EP16191341A EP3301757A1 EP 3301757 A1 EP3301757 A1 EP 3301757A1 EP 16191341 A EP16191341 A EP 16191341A EP 3301757 A1 EP3301757 A1 EP 3301757A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- patch
- antenna element
- patch antenna
- protrusions
- ground plane
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title description 39
- 238000004519 manufacturing process Methods 0.000 title description 23
- 239000000758 substrate Substances 0.000 claims abstract description 64
- 230000003071 parasitic effect Effects 0.000 claims description 38
- 239000002184 metal Substances 0.000 claims description 36
- 230000008878 coupling Effects 0.000 claims description 16
- 238000010168 coupling process Methods 0.000 claims description 16
- 238000005859 coupling reaction Methods 0.000 claims description 16
- 239000000463 material Substances 0.000 claims description 13
- 230000010287 polarization Effects 0.000 claims description 10
- 230000006870 function Effects 0.000 description 15
- 239000004065 semiconductor Substances 0.000 description 14
- 238000013461 design Methods 0.000 description 12
- 230000002093 peripheral effect Effects 0.000 description 9
- 230000008901 benefit Effects 0.000 description 8
- 238000012545 processing Methods 0.000 description 8
- 230000001413 cellular effect Effects 0.000 description 6
- 238000004891 communication Methods 0.000 description 6
- 230000008569 process Effects 0.000 description 6
- 230000005855 radiation Effects 0.000 description 6
- 238000000151 deposition Methods 0.000 description 5
- 238000010586 diagram Methods 0.000 description 5
- 238000005530 etching Methods 0.000 description 5
- 230000001419 dependent effect Effects 0.000 description 4
- 238000001465 metallisation Methods 0.000 description 4
- 230000007423 decrease Effects 0.000 description 3
- 230000003247 decreasing effect Effects 0.000 description 3
- 238000003032 molecular docking Methods 0.000 description 3
- 238000003491 array Methods 0.000 description 2
- 230000005540 biological transmission Effects 0.000 description 2
- 239000003989 dielectric material Substances 0.000 description 2
- 230000009977 dual effect Effects 0.000 description 2
- 230000005684 electric field Effects 0.000 description 2
- 230000007613 environmental effect Effects 0.000 description 2
- 230000006872 improvement Effects 0.000 description 2
- 230000003993 interaction Effects 0.000 description 2
- 230000007774 longterm Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 239000007787 solid Substances 0.000 description 2
- 229920001342 Bakelite® Polymers 0.000 description 1
- 239000004593 Epoxy Substances 0.000 description 1
- 239000004637 bakelite Substances 0.000 description 1
- 239000000969 carrier Substances 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 230000001808 coupling effect Effects 0.000 description 1
- 238000001514 detection method Methods 0.000 description 1
- 230000005670 electromagnetic radiation Effects 0.000 description 1
- 210000000887 face Anatomy 0.000 description 1
- 238000001914 filtration Methods 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 230000017525 heat dissipation Effects 0.000 description 1
- 238000003475 lamination Methods 0.000 description 1
- 239000011159 matrix material Substances 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 238000010295 mobile communication Methods 0.000 description 1
- 210000001525 retina Anatomy 0.000 description 1
- 238000003860 storage Methods 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
- 230000000007 visual effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01Q—ANTENNAS, i.e. RADIO AERIALS
- H01Q9/00—Electrically-short antennas having dimensions not more than twice the operating wavelength and consisting of conductive active radiating elements
- H01Q9/04—Resonant antennas
- H01Q9/0407—Substantially flat resonant element parallel to ground plane, e.g. patch antenna
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01Q—ANTENNAS, i.e. RADIO AERIALS
- H01Q1/00—Details of, or arrangements associated with, antennas
- H01Q1/48—Earthing means; Earth screens; Counterpoises
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01Q—ANTENNAS, i.e. RADIO AERIALS
- H01Q9/00—Electrically-short antennas having dimensions not more than twice the operating wavelength and consisting of conductive active radiating elements
- H01Q9/04—Resonant antennas
- H01Q9/0407—Substantially flat resonant element parallel to ground plane, e.g. patch antenna
- H01Q9/0414—Substantially flat resonant element parallel to ground plane, e.g. patch antenna in a stacked or folded configuration
Definitions
- the present disclosure relates to antennas for telecommunications and, more particularly, to patch antennas, which, for example, can be used in antenna arrays for wireless communication systems.
- a patch antenna is a type of radio antenna with a low profile, which can be mounted on a flat surface. It comprises a flat sheet or "patch" of metal, mounted over a larger sheet of metal called a ground plane. Note that the patch can be of many shapes, such as rectangular, circular, triangular, etc.
- the two metal sheets together form a resonant piece which can be thought of a microstrip transmission line with a length of approximately half a wavelength.
- the radiation mechanism arises from discontinuities at each truncated edge of the microstrip transmission line.
- Patch antennas are commonly used in telecommunication devices because they can be extremely compact. However, one issue of conventional patch antennas is their relatively narrow bandwidth.
- MIMO Multiple-Input Multiple-Output
- 5G 5th Generation
- the channel matrix has to fulfill some requirements, whereas one of them is that the component channels are uncorrelated.
- An advantageous way to get two uncorrelated channels in the mm-wave region i.e., the wavelength is in the mm region
- dual polarized patch antennas since through dual polarization these antennas need less space than single polarized antennas (when all other antenna requirements stay the same, e.g. realized gain).
- a disadvantage of introducing a second polarization is that the patch antenna design looses a parameter to tune (e.g., the parameter "patch-width" for a simple patch antenna) which makes it harder to fulfill the increasingly bandwidth requirements in the mm-wave range ( ⁇ 10% relative bandwidth).
- a parameter to tune e.g., the parameter "patch-width" for a simple patch antenna
- FIGS. 1A and 1B are top and side views of a patch antenna element 10.
- Patch antenna element 10 comprises a dielectric substrate 12 (for example, Bakelite, FR4 Glass Epoxy, RO4003, Taconic TLC or RT Duroid) bearing a metal patch 14 on the top surface thereof, wherein patch 14 has length l and width w.
- the length l of patch 14 typically is selected to be 1 ⁇ 2 of the wavelength ⁇ of the signal that patch 14 is intended to radiate (or receive), so that patch 14 resonates at the frequency of the signal and thereby transmits the desired wireless signal.
- the "length" of a patch antenna generally refers to the distance between the radiating edges of the patch. Thus, for example, in a square patch, this would be the length of a side of the square. For a circular patch, this would be the diameter of the patch. For a rectangular patch, it would be the orthogonal distance between the two radiating edges of the patch (which could be either the short or the long edges depending on the design).
- metal patch 14 is peripherally surrounded by a frame structure 16, which will also be referred to as top ground plane.
- Metal patch 14 is separated from top ground plane 16 by gap G.
- Top ground plane 16 can be implemented in the same metal layer as metal patch 14.
- Patch 14 and top ground plane 16 may be created by conventional manufacturing techniques such as depositing one or more metal layers on the substrate 12 by any of a number of techniques known in semiconductor fabrication industry and etching them by any of a number of techniques known in the semiconductor fabrication industry to create the two distinct metallizations, i.e., the top ground plane 16 and the patch 14.
- a feed line 18 may be etched on the opposite side of the substrate 12 or could be etched on a second substrate 20 disposed below the first substrate 12 and bonded thereto. Feed line 18 is coupled to a drive signal (not shown). In the illustrated example, feedline 18 is directly coupled to patch 14 by a feedline via (vertical interconnect access) 18'. In other examples, via 18' could also be omitted so that feed line 18 capacitively drives a signal on patch 14.
- the feed line of a patch antenna may be coupled directly to the patch in order to directly drive (or receive) the signal. However, a patch antenna also may be exited using a proximity coupled feed line. Particularly, the feed line, whether it is a microstrip or a stripline, may be electrically separated from patch 14 by a dielectric material, including air, and may drive (or receive) the waves on the patch capacitively.
- feed line 18 alternately may be deposited on the top surface of the second substrate 20, rather than the bottom surface of the first substrate 12.
- a bottom ground plane 22 is deposited on the bottom of the second substrate 20.
- Side walls 24 through the substrates 12 and 20 conductively connect the top ground plane 16 to the bottom ground plane 22.
- Side walls 24 may be implemented using plated through vias, for example. Note that feed line 18 alternately could also be deposited below bottom ground plane 22 for better isolating it from patch 14. For more than one antenna polarization, more then one feed line and/or feed points may be provided to drive patch 14.
- vias 24 electrically couple the top and bottom ground planes 16 and 22 to each other and thus form a shielded cavity around the patch 14.
- vias 24 may also be regarded as vertically extending side walls of the cavity laterally surrounding patch 14. This helps to minimize coupling between adjacent patch antenna elements in an array of patch antenna elements.
- patch antennas elements of this type may be arranged in arrays of hundreds or even thousands of patch antennas elements. More particularly, multiple patch antennas elements may be fabricated on large substrates, such as substrates 12 and 20, that contain multiple patch antenna elements. The fields surrounding the vias help isolate the patch antenna elements from each other.
- the bandwidth of the antenna can be increased by increasing the volume of the antenna.
- the volume generally can be understood as the space between the two ground planes 16, 22 and the side walls 24, generally called the cavity of the antenna.
- the antenna structure of Figs. 1A and 1B is also sometimes referred to as "cavity backed patch antenna".
- the bandwidth of a cavity backed patch antenna can be increased by decreasing the substrate's 12, 22 permittivity and/or by increasing the distance between the patch 14 and the bottom ground plane 22, i.e., by increasing the vertical dimension of the antenna.
- the bandwidth also can be increased by increasing the horizontal dimension of the antenna, but this is undesirable in an antenna array environment for several reasons, most notably because it would increase the spacing between the elements which directly impacts the performance of an antenna array (like steering capability, grating lobes, ). However, varying these distances can affect the bandwidth only within a limited range. Furthermore, it is desirable to reduce the size and weight of electronic components, particularly electronic components in telecommunication devices, such as mobile terminals, for example.
- FIGS. 2A and 2B A perspective view of a simple stacked patch antenna 30 is shown in FIGS. 2A and 2B . While Fig. 2A shows the antenna with substrate layers, Fig. 2B shows the metal layers of antenna 30 without any substrate layers. Note that stacked patch antenna 30 may also be implemented as cavity backed stacked patch antenna, similar to the cavity structure described with respect to Figs. 1A and 1B .
- a second (parasitic) patch 26 can be placed above the first patch 14 and separated therefrom by a dielectric material (for example, a dielectric substrate) having a permittivity similar to air.
- the second patch 26 can have approximately similar dimensions as first patch 14.
- a signal to be transmitted can be input to the antenna through feed line 18, which then can drive both patches 14, 26 simultaneously.
- the second patch 26 parasitically couples to the drive signal by parasitically capacitively coupling to the first patch 14.
- the additional resonance provided by the second patch can increase the frequency bandwidth of the antenna. It can also enhance its gain.
- a second linear polarization is introduced (e.g., by a dual-polarized patch antenna) the antenna loses a tuning parameter and thus loses bandwidth.
- the present disclosure proposes to bring a tuning parameter back by capacitive coupling of the cavity to a patch and thus achieving a higher bandwidth than without the coupling effect.
- FIG. 3A it is illustrated an enhanced patch antenna design according to an example of the present disclosure, which can provide an increased bandwidth compared to the examples described above.
- FIG. 3A is a side view of a patch antenna element 40 according to an example. It comprises a substrate 20, a patch 14 disposed on the substrate 20, and a ground plane 22 disposed on the substrate 20 below the patch 14.
- patch 14 can be of many shapes, including circular, triangular, and rectangular shapes.
- ground plane 22 horizontally extends beyond patch 14 (i.e., has a larger horizontal extension) and conductively connects to vertically extending electrically conductive side walls 24 laterally surrounding patch 14.
- Side walls 24 comprise or conductively connect to a conductive planar arrangement in form of protrusions or projections 36 horizontally extending from the side walls 24 toward the patch 14.
- electrically conductive protrusions 36 extend inwardly from side walls 24 to patch 14.
- patch antenna element 40 can be manufactured with an adequate manufacturing method.
- An example flowchart of a corresponding manufacturing method 130 is illustrated in FIG. 13A .
- Method 130 includes disposing 132 an antenna ground plane 22 on a substrate 20, wherein the ground plane horizontally extends beyond an area of a patch 14.
- Method 130 further includes disposing 134 vertically extending side walls 24 on the ground plane 22, wherein the side walls laterally surround the area of the patch.
- Method 130 further includes forming 136 a conductive planar arrangement in form of protrusions 36 which horizontally extend from the side walls toward the patch 14, and disposing 138 the patch 14 on the substrate 20 above the ground plane 22 such that the patch, the ground plane, the side walls, and the protrusions circumscribe a volume V between the patch and the ground plane.
- Antenna element 40 may be created by conventional semiconductor manufacturing techniques such as depositing one or more metal layers on one or more substrate layers 12, 20 by any of a number of techniques known in Printed Circuit Board (PCB)/ semiconductor fabrication industry and etching them by any of a number of techniques known in the semiconductor fabrication industry.
- PCB Printed Circuit Board
- a horizontal distance d between protrusions 36 and patch 14 may be smaller than a horizontal distance between side walls 24 and patch 14.
- a horizontal extension h of the protrusions 36 may be larger than a horizontal extension or width h SW of the side walls 24 extending between the protrusions 36 and ground plane 22, i.e. h ⁇ h SW .
- Side walls 24 may connect to protrusions 36 at a horizontally outer end of protrusions 36, the outer end facing away from patch 14. Thereby, the horizontally inner end of protrusions 36 faces patch 14.
- the distance d is measured between the horizontally inner end of protrusions 36 and the horizontally outer end of patch 14.
- protrusions 36 can form a peripheral protruding frame at least partially surrounding patch 14.
- Protrusions 36 reaching close to patch 14 increase the capacitive coupling between patch 14 and the surrounding cavity formed by protrusions 36, side walls 24, and ground plane 22. This capacitive coupling between protrusions 36 and patch 14 can yield an additional tuning parameter which can be used to enhance the bandwidth of patch antenna element 40 with respect to conventional designs.
- the protrusions 36 also help to streamline radiating electric field lines in the horizontal direction. A stronger horizontal electric field means more "voltage" over the radiation resistance and this in turn can lead to more radiated power and to a larger bandwidth.
- protrusions 36 can be formed by a metallic frame structure peripherally surrounding patch 14. This protruding frame structure may also be regarded as an upper ground plane, since it is short circuited with bottom ground plane 22 via side walls 24.
- the horizontal or lateral gap between protrusions 36 and patch 14 is considerably smaller in FIG. 3A .
- protrusions 36 reach closer to patch 14 compared to the conventional design of FIGS. 1A and 1B . That is, the capacitive coupling can be implemented by a closely spaced annular or peripheral ring around patch 14 that is connected to ground.
- Patch 14, ground plane 22, side walls 24, and protrusions 36 may all be formed of one or more metal layers.
- protrusions 36 extend horizontally toward the patch 14 from an upper end of side walls 24.
- protrusions 36 may thus also be considered as a top ground plane.
- a horizontal extension h of the protrusions 36 may be equal to or smaller than ⁇ /4, i.e. 0 ⁇ h ⁇ ⁇ /4, wherein h ⁇ h SW .
- the protrusions could also be larger than ⁇ /4, but when the antenna is used in an array a good configuration is ⁇ ⁇ /4. Edges of the patch 14 and of the protrusions 36 facing each other are separated by a gap G having width d.
- the width d of the gap can be smaller than ⁇ /5. It has been found that d ⁇ ⁇ /10 can lead to good bandwidth performance of patch antenna element 40.
- ⁇ denotes the wavelength (in free space) of the Radio Frequency (RF) signal to be emitted or received.
- protrusions 36 and patch 14 can be implemented in the same metal layer of a layer stack.
- Patch 14 and protrusions 36 may be created by conventional PCB/ semiconductor manufacturing techniques such as depositing one or more metal layers on the substrate 20 by any of a number of techniques known in semiconductor fabrication industry and etching them by any of a number of techniques known in the semiconductor fabrication industry to create the two distinct metallizations, i.e., protrusions 36 and patch 14.
- ground plane 22, side walls 24, and protrusions 36 circumscribe a volume V or a cavity between patch 14 and ground plane 22.
- the volume V may comprise dielectric substrate material 12, for example.
- Dielectric substrate material 12 can extend underneath the protrusions 36, such that the volume or area 38 directly underneath the protrusions 36 also comprises dielectric substrate material 12.
- side walls 24, which may be formed by vias, and ground plane 22 form a shielded cavity around the patch 14, which helps to minimize coupling between adjacent patch antenna elements in an array of patch antenna elements.
- patch antenna element 40 will further comprise at least one feedline (not shown) which can be coupled (e.g. by an ohmic contact) to the patch 14 in various ways. It may be directly coupled to the patch 14 via at least one feedpoint. In other examples, the feedline and patch 14 may be capacitively coupled. In the first case, the at least one feedline may be guided to the at least one feedpoint of the patch 14 through the ground plane 22. In examples related to multi-polarized patch antennas, patch antenna element 40 may optionally comprise a first feedline coupled to patch 14 via a first feedpoint configured for a first antenna polarization and a second feedline coupled to patch 14 via a second feedpoint configured for a second antenna polarization.
- the side walls 24 of FIG. 3A could also be omitted, leading to an example patch antenna element 40' without cavity but merely with a conductive planar arrangement or frame structure 36 above ground plane 22, wherein the conductive planar arrangement 36 at least partially laterally surrounds patch 14. Edges of the patch 14 and of the conductive planar arrangement 36 facing each other are separated by gap G having width d .
- the width d gap G can be smaller than ⁇ /5. It has been found that d ⁇ ⁇ /10 can lead to good bandwidth performance of patch antenna element 40'.
- a horizontal extension h of the conductive planar arrangement 36 may be equal to or smaller than ⁇ /4, i.e. 0 ⁇ h ⁇ ⁇ /4, wherein h ⁇ h SW . However, horizontal extension h of the conductive planar arrangement 36 could also be larger than ⁇ /4.
- patch antenna element 40' can be manufactured with an adequate manufacturing method.
- An example flowchart of a corresponding manufacturing method 130' is illustrated in FIG. 13B .
- Method 130' includes disposing 132 an antenna ground plane 22 on a substrate 20, wherein the ground plane horizontally extends beyond an area of a patch 14.
- Method 130' further includes disposing 138 the patch 14 on the substrate 20 above the ground plane 22, and forming or disposing 139 a conductive planar arrangement or frame structure 36 on the substrate 20 above the ground plane 22, wherein the conductive planar arrangement or frame structure 36 at least partially laterally surrounds the patch 14.
- Antenna element 40' may be created by conventional semiconductor manufacturing techniques such as depositing one or more metal layers on one or more substrate layers 12, 20 by any of a number of techniques known in Printed Circuit Board (PCB)/ semiconductor fabrication industry and etching them by any of a number of techniques known in the semiconductor fabrication industry.
- PCB Printed Circuit Board
- FIG. 4A shows a further example of a patch antenna element 50 according to the present disclosure.
- patch antenna element 50 comprises a second parasitic patch 26 disposed above the first patch 14 to form a cavity backed stacked patch antenna.
- Parasitic patch 26 is separated from the first patch 14 by dielectric substrate material 52 disposed between parasitic patch 26 and the first patch 14 for capacitive coupling between parasitic patch 26 and patch 14.
- side walls 24 extend up to parasitic patch 26 in order to isolate the patch antenna element 50 from adjacent ones.
- protrusions 36 do not extend horizontally toward the patch 14 from an upper end of the side walls but from a portion of the side walls 24 in essentially the same vertical height as the first patch 14.
- the side walls 24 could also end in the height of the first patch 14, similar to FIG. 3 .
- the side walls 24 of FIG. 4A could also be omitted, leading to an example patch antenna element 50' without cavity but merely with a conductive planar arrangement or frame structure 36 at least partially laterally surrounding patch 14 vis-à-vis the radiating edges of patch 14. Edges of the patch 14 and of the conductive planar arrangement 36 facing each other are separated by gap G having width d .
- the width d gap G can be smaller than ⁇ /5 or even smaller than ⁇ /10.
- a horizontal extension h of the conductive planar arrangement 36 may be equal to or smaller than ⁇ /4, i.e. 0 ⁇ h ⁇ ⁇ /4, wherein h ⁇ h SW .
- horizontal extension h of the conductive planar arrangement 36could also be larger than ⁇ /4.
- FIGS. 5 and 6 show further examples of the present disclosure.
- side walls 24 comprise or conductively connect to protrusions 36 and 36' horizontally extending toward patch 14 and parasitic patch 26, respectively.
- Protrusions 36' related to parasitic patch 26 can be formed by a metallic frame structure peripherally surrounding parasitic patch 26.
- protrusions 36' extend horizontally toward the parasitic patch 26 from an upper end of side walls 24. Edges of the parasitic patch 26 and the protrusions 36' facing each other are separated by a gap.
- a width d ' of the gap is smaller than ⁇ /5. It has been found that d ⁇ ⁇ /10 can lead to good performance of patch antenna element 60.
- widths d and d' can be different from each other in some examples.
- protrusions 36' and parasitic patch 26 can be implemented in the same metal layer of a layer stack.
- Parasitic patch 26 and corresponding protrusions 36' may be created by conventional PCB/ semiconductor manufacturing techniques such as depositing one or more metal layers on the substrate 20, 12, 52 by any of a number of techniques known in semiconductor fabrication industry and etching them by any of a number of techniques known in the PCB/ semiconductor fabrication industry to create the distinct metallizations.
- the side walls 24 of FIG. 5A could also be omitted, leading to an example patch antenna element 60' without cavity but merely with a first conductive planar arrangement or frame structure 36 at least partially laterally surrounding patch 14 vis-à-vis the radiating edges of patch 14 and a second conductive planar arrangement or frame structure 36' at least partially laterally surrounding parasitic patch 26 vis-à-vis the radiating edges of parasitic patch 26.
- side walls 24 only comprise or conductively connect to protrusions 36' horizontally extending toward parasitic patch 26.
- the protrusions 36 of the previous examples are omitted here. Due to the protrusions 36' related to parasitic patch 26 still a better bandwidth of patch antenna element 70 may be achieved compared to conventional solutions.
- the side walls 24 of FIG. 6A could also be omitted, leading to an example patch antenna element 70' without cavity but merely with a conductive planar arrangement or frame structure 36' at least partially laterally surrounding parasitic patch 26 vis-à-vis the radiating edges of parasitic patch 26.
- protrusions may be located below or above patch 14 or parasitic patch 26. That is to say, patch and related protrusions do not necessarily have to be implemented in the same metal layer. Examples also allow for an implementation in different metal layers, leading to a different vertical position of patch and related protrusions.
- FIGS. 7 and 8 provide a comparison between a conventional cavity backed stacked patch antenna 80, which is similar to the example discussed with respect to FIGS. 1A and 1B , and an enhanced cavity backed stacked patch antenna 90 according to an example of the present disclosure.
- FIG. 7 shows a substrate 20 which can comprise a plurality of substrate layers.
- a ground metal layer 82 is formed on substrate 20 and separated from a feed line 84 by substrate material.
- Above feedline 84 antenna ground plane 22 is deposited.
- Electrically conductive sidewalls 24 electrically couple the top and bottom ground planes 16 and 22 to each other and thus form a shielded cavity around patch 14.
- Further dielectric layers 52 and a parasitic patch 26 are bonded on top of patch 14. Due to the larger gap (here: in the mm range) between top ground plane 16 and patch 14 there is only a relatively weak capacitive coupling between top ground plane 16 and patch 14 in the conventional device 80.
- top ground plane 16 additionally comprises protrusion portions 36 extending inwardly toward patch 14, thus leading to a considerably smaller gap between protrusion portions 36 and patch 14.
- the protrusion portions 36 are only implemented in the top metal layer of a metal layer stack forming the side walls 24.
- the gap between protrusion portions 36 and patch 14 only has a horizontal width of 200 ⁇ m compared to a horizontal extension of patch 14 in the mm range. This smaller gap leads to higher capacitive coupling between protrusion portions 36 and patch 14 in the device 90.
- the ground metal 22 is strongly coupled to the adjacent patch 14. This coupling can take place on all four sides of the patch 14 in some embodiments, and can thus enable a broadband matching of the antenna.
- FIGS. 9A and 9B A perspective view the stacked patch antenna 90 of FIG. 8 is shown in FIGS. 9A and 9B . While FIG. 9A shows the antenna 90 with substrate layers, FIG. 9B shows antenna 90 without substrate layers.
- FIGS. 10A , B and 11A , B shows a possible improvement between a conventional stacked patch antenna design without improved metal cavity surrounding and a stacked patch antenna design with metal cavity surrounding according to an example of the present disclosure.
- a significant antenna bandwidth improvement can be achieved with metal cavity surrounding and protrusions.
- the antenna bandwidth (for example, where the antenna reflection is less than - 10dB) has been improved from 2,032 GHz for the conventional case to 3,173 GHz, which is a substantial increase in bandwidth.
- FIG. 11C depicts the radiation efficiency and total efficiency of both conventional and enhanced antenna structures. It can be seen that the increase in bandwidth of the enhanced design does not originate from a decrease in radiation efficiency. In fact a slight increase in radiation efficiency can be recognized for the enhanced metal cavity backed stacked patch antenna (EMCBSPA).
- EMCBSPA enhanced metal cavity backed stacked patch antenna
- FIGS. 12A and 12B illustrate the influence of a horizontal thickness of the sidewalls h SW relative to the horizontal extension of the protrusions h P , given the same vertical and horizontal extensions of the patch antenna element h PA and the same minimum gap width d between sidewalls and patch.
- the ratio h P lh SW may be chosen larger than 1 (i.e., h P > h SW ) or even larger than 2 (i.e., h P > 2 h SW ).
- the proposed capacitive coupling of the metal cavity to the main and/or parasitic patch can bring back a tuning parameter which can be used to enhance the bandwidth.
- the proposed metal cavity can ensure a good metal density on every layer (> 50%) which may be crucial for the lamination process.
- the higher metallization density may on top of that be very helpful for heat dissipation generated by an Radio Frequency Integrated Circuit (RFIC) which can be flip-chip mounted to the other side of the antenna.
- RFIC Radio Frequency Integrated Circuit
- the proposed metal cavity can attenuate the coupling between neighboring elements in an antenna array due to the fact that the metal walls damp the propagation of surface waves in the dielectric substrate.
- An example of an antenna array 140 comprising a plurality (here: four) of enhanced cavity backed patch antenna elements according to the present disclosure is shown FIG. 14 .
- FIG. 15 is a more detailed block diagram of an example of a device, e.g. a telecommunication device, in which enhanced cavity backed patch antenna elements according to example implementations can be implemented.
- Device 1500 can represent a mobile computing device, such as a computing tablet, a mobile phone or smartphone, a wireless-enabled e-reader, wearable computing device, or other telecommunication device. It will be understood that certain of the components are shown generally, and not all components of such a device are shown in device 1500.
- Device 1500 includes processor 1510, which performs the primary processing operations of device 1500.
- Processor 1510 can include one or more physical devices, such as microprocessors, application processors, microcontrollers, programmable logic devices, or other processing means.
- the processing operations performed by processor 1510 include the execution of an operating platform or operating system on which applications and/or device functions are executed.
- the processing operations include operations related to I/O (input/output) with a human user or with other devices, operations related to power management, and/or operations related to connecting device 1500 to another device.
- the processing operations can also include operations related to audio I/O and/or display I/O.
- device 1500 includes audio subsystem 1520, which represents hardware (e.g., audio hardware and audio circuits) and software (e.g., drivers, codecs) components associated with providing audio functions to the computing device. Audio functions can include speaker and/or headphone output, as well as microphone input. Devices for such functions can be integrated into device 1500, or connected to device 1500. In one embodiment, a user interacts with device 1500 by providing audio commands that are received and processed by processor 1510.
- audio subsystem 1520 represents hardware (e.g., audio hardware and audio circuits) and software (e.g., drivers, codecs) components associated with providing audio functions to the computing device. Audio functions can include speaker and/or headphone output, as well as microphone input. Devices for such functions can be integrated into device 1500, or connected to device 1500. In one embodiment, a user interacts with device 1500 by providing audio commands that are received and processed by processor 1510.
- Display subsystem 1530 represents hardware (e.g., display devices) and software (e.g., drivers) components that provide a visual and/or tactile display for a user to interact with the computing device.
- Display subsystem 1530 includes display interface 1532, which includes the particular screen or hardware device used to provide a display to a user.
- display interface 1532 includes logic separate from processor 1510 to perform at least some processing related to the display.
- display subsystem 1530 includes a touchscreen device that provides both output and input to a user.
- display subsystem 1530 includes a high definition (HD) display that provides an output to a user.
- High definition can refer to a display having a pixel density of approximately 100 PPI (pixels per inch) or greater, and can include formats such as full HD (e.g., 1080p), retina displays, 4K (ultra high definition or UHD), or others.
- I/O controller 1540 represents hardware devices and software components related to interaction with a user. I/O controller 1540 can operate to manage hardware that is part of audio subsystem 1520 and/or display subsystem 1530. Additionally, I/O controller 1540 illustrates a connection point for additional devices that connect to device 1500 through which a user might interact with the system. For example, devices that can be attached to device 1500 might include microphone devices, speaker or stereo systems, video systems or other display device, keyboard or keypad devices, or other I/O devices for use with specific applications such as card readers or other devices.
- I/O controller 1540 can interact with audio subsystem 1520 and/or display subsystem 1530.
- input through a microphone or other audio device can provide input or commands for one or more applications or functions of device 1500.
- audio output can be provided instead of or in addition to display output.
- display subsystem includes a touchscreen
- the display device also acts as an input device, which can be at least partially managed by I/O controller 1540.
- I/O controller 1540 manages devices such as accelerometers, cameras, light sensors or other environmental sensors, gyroscopes, global positioning system (GPS), or other hardware that can be included in device 1500.
- the input can be part of direct user interaction, as well as providing environmental input to the system to influence its operations (such as filtering for noise, adjusting displays for brightness detection, applying a flash for a camera, or other features).
- device 1500 includes power management 1550 that manages battery power usage, charging of the battery, and features related to power saving operation.
- Memory subsystem 1560 includes memory device(s) 1562 for storing information in device 1500.
- Memory subsystem 1560 can include nonvolatile (state does not change if power to the memory device is interrupted) and/or volatile (state is indeterminate if power to the memory device is interrupted) memory devices.
- Memory 1560 can store application data, user data, music, photos, documents, or other data, as well as system data (whether longterm or temporary) related to the execution of the applications and functions of system 1500.
- memory subsystem 1560 includes memory controller 1564 (which could also be considered part of the control of system 1500, and could potentially be considered part of processor 1510).
- Memory controller 1564 includes a scheduler to generate and issue commands to memory device 1562.
- Connectivity 1570 includes hardware devices (e.g., wireless and/or wired connectors and communication hardware) and software components (e.g., drivers, protocol stacks) to enable device 1500 to communicate with external devices.
- the external device could be separate devices, such as other computing devices, wireless access points or base stations, as well as peripherals such as headsets, printers, or other devices.
- Connectivity 1570 can include multiple different types of connectivity.
- device 1500 is illustrated with cellular connectivity 1572 and wireless connectivity 1574.
- Cellular connectivity 1572 refers generally to cellular network connectivity provided by wireless carriers, such as provided via GSM (global system for mobile communications) or variations or derivatives, CDMA (code division multiple access) or variations or derivatives, TDM (time division multiplexing) or variations or derivatives, LTE (long term evolution - also referred to as "4G"), or other cellular service standards.
- Wireless connectivity 1574 refers to wireless connectivity that is not cellular, and can include personal area networks (such as Bluetooth), local area networks (such as WiFi), and/or wide area networks (such as WiMax), or other wireless communication, such as NFC.
- Wireless communication refers to transfer of data through the use of modulated electromagnetic radiation through a non-solid medium. Wired communication occurs through a solid communication medium.
- Cellular connectivity 1572 and/or wireless connectivity 1574 can implement example patch antennas of the present disclosure.
- Peripheral connections 1580 include hardware interfaces and connectors, as well as software components (e.g., drivers, protocol stacks) to make peripheral connections. It will be understood that device 1500 could both be a peripheral device ("to" 1582) to other computing devices, as well as have peripheral devices ("from” 1584) connected to it. Device 1500 commonly has a "docking" connector to connect to other computing devices for purposes such as managing (e.g., downloading and/or uploading, changing, synchronizing) content on device 1500. Additionally, a docking connector can allow device 1500 to connect to certain peripherals that allow device 1500 to control content output, for example, to audiovisual or other systems.
- software components e.g., drivers, protocol stacks
- device 1500 can make peripheral connections 1580 via common or standards-based connectors.
- Common types can include a Universal Serial Bus (USB) connector (which can include any of a number of different hardware interfaces), DisplayPort including MiniDisplayPort (MDP), High Definition Multimedia Interface (HDMI), Firewire, or other type.
- USB Universal Serial Bus
- MDP MiniDisplayPort
- HDMI High Definition Multimedia Interface
- Firewire or other type.
- a functional block denoted as "means for " performing a certain function may refer to a circuit that is configured to perform a certain function.
- a "means for s.th.” may be implemented as a "means configured to or suited for s.th.”, such as a device or a circuit configured to or suited for the respective task.
- Functions of various elements shown in the figures may be implemented in the form of dedicated hardware, such as “a signal provider”, “a signal processing unit”, “a processor”, “a controller”, etc. as well as hardware capable of executing software in association with appropriate software.
- a processor the functions may be provided by a single dedicated processor, by a single shared processor, or by a plurality of individual processors, some of which or all of which may be shared.
- processor or “controller” is by far not limited to hardware exclusively capable of executing software, but may include digital signal processor (DSP) hardware, network processor, application specific integrated circuit (ASIC), field programmable gate array (FPGA), read only memory (ROM) for storing software, random access memory (RAM), and non-volatile storage.
- DSP digital signal processor
- ASIC application specific integrated circuit
- FPGA field programmable gate array
- ROM read only memory
- RAM random access memory
- non-volatile storage Other hardware, conventional and/or custom, may also be included.
- a block diagram may, for instance, illustrate a high-level circuit diagram implementing the principles of the disclosure.
- a flow chart, a flow diagram, a state transition diagram, a pseudo code, and the like may represent various processes, operations or steps, which may, for instance, be substantially represented in computer readable medium and so executed by a computer or processor, whether or not such computer or processor is explicitly shown.
- Methods disclosed in the specification or in the claims may be implemented by a device having means for performing each of the respective acts of these methods.
- each claim may stand on its own as a separate example. While each claim may stand on its own as a separate example, it is to be noted that - although a dependent claim may refer in the claims to a specific combination with one or more other claims - other examples may also include a combination of the dependent claim with the subject matter of each other dependent or independent claim. Such combinations are explicitly proposed herein unless it is stated that a specific combination is not intended. Furthermore, it is intended to include also features of a claim to any other independent claim even if this claim is not directly made dependent to the independent claim.
Landscapes
- Waveguide Aerials (AREA)
Abstract
Description
- The present disclosure relates to antennas for telecommunications and, more particularly, to patch antennas, which, for example, can be used in antenna arrays for wireless communication systems.
- A patch antenna is a type of radio antenna with a low profile, which can be mounted on a flat surface. It comprises a flat sheet or "patch" of metal, mounted over a larger sheet of metal called a ground plane. Note that the patch can be of many shapes, such as rectangular, circular, triangular, etc. The two metal sheets together form a resonant piece which can be thought of a microstrip transmission line with a length of approximately half a wavelength. The radiation mechanism arises from discontinuities at each truncated edge of the microstrip transmission line. Patch antennas are commonly used in telecommunication devices because they can be extremely compact. However, one issue of conventional patch antennas is their relatively narrow bandwidth.
- Multiple-Input Multiple-Output (MIMO) could be integrated in the upcoming standard of "5G". In order to benefit from the MIMO technique, the channel matrix has to fulfill some requirements, whereas one of them is that the component channels are uncorrelated. An advantageous way to get two uncorrelated channels in the mm-wave region (i.e., the wavelength is in the mm region) is to use dual polarized patch antennas since through dual polarization these antennas need less space than single polarized antennas (when all other antenna requirements stay the same, e.g. realized gain). A disadvantage of introducing a second polarization is that the patch antenna design looses a parameter to tune (e.g., the parameter "patch-width" for a simple patch antenna) which makes it harder to fulfill the ambitious bandwidth requirements in the mm-wave range (∼10% relative bandwidth).
- Thus it is desirable to improve existing patch antenna designs with respect to achievable bandwidth.
- Some examples of apparatuses and/or methods will be described in the following by way of example only, and with reference to the accompanying figures, in which
- Figs. 1A, B
- show top and side views of a patch antenna element;
- Figs. 2A, B
- show perspective views of a stacked patch antenna element;
- Fig. 3A
- shows a side view of a cavity backed patch antenna element according to an example;
- Fig. 3B
- shows a side view of a patch antenna element without cavity according to an example;
- Fig. 4A
- shows a side view of a cavity backed patch antenna element according to a further example;
- Fig. 4B
- shows a side view of a patch antenna element without cavity according to an example;
- Fig. 5A
- shows a side view of a cavity backed patch antenna element according to a further example;
- Fig. 5B
- shows a side view of a patch antenna element without cavity according to an example;
- Fig. 6A
- shows a side view of a cavity backed patch antenna element according to yet a further example;
- Fig. 6B
- shows a side view of a patch antenna element without cavity according to an example;
- Fig. 7
- show side views of a conventional stacked patch antenna element;
- Fig. 8
- show side views of a stacked patch antenna element according to an example implementation;
- Fig. 9A, B
- show perspective views of an enhanced cavity backed stacked patch antenna element according to an example implementation;
- Fig. 10A, B
- illustrate a bandwidth of a conventional patch antenna element;
- Fig. 11A, B
- illustrate a bandwidth of an enhanced cavity backed stacked patch antenna element according to an example implementation;
- FIG. 11C
- compares the radiation efficiency and total efficiency of conventional and enhanced antenna structures
- Fig. 12A, B
- illustrate bandwidths of different enhanced cavity backed stacked patch antenna designs according to different examples;
- Fig. 13A
- illustrates a flowchart of a manufacturing method for an enhanced cavity backed stacked patch antenna designs according to the present disclosure;
- Fig. 13B
- illustrates a flowchart of a manufacturing method for an enhanced patch antenna designs according to the present disclosure;
- Fig. 14
- shown a patch antenna array comprising four enhanced cavity backed stacked patch antenna elements according to the present disclosure; and
- Fig. 15
- shows a mobile device implementing examples of the present disclosure.
- Various examples will now be described more fully with reference to the accompanying drawings in which some examples are illustrated. In the figures, the thicknesses of lines, layers and/or regions may be exaggerated for clarity.
- Accordingly, while further examples are capable of various modifications and alternative forms, some particular examples thereof are shown in the figures and will subsequently be described in detail. However, this detailed description does not limit further examples to the particular forms described. Further examples may cover all modifications, equivalents, and alternatives falling within the scope of the disclosure. Like numbers refer to like or similar elements throughout the description of the figures, which may be implemented identically or in modified form when compared to one another while providing for the same or a similar functionality.
- It will be understood that when an element is referred to as being "connected" or "coupled" to another element, the elements may be directly connected or coupled or via one or more intervening elements. If two elements A and B are combined using an "or", this is to be understood to disclose all possible combinations, i.e. only A, only B as well as A and B. An alternative wording for the same combinations is "at least one of A and B". The same applies for combinations of more than 2 Elements.
- The terminology used herein for the purpose of describing particular examples is not intended to be limiting for further examples. Whenever a singular form such as "a," "an" and "the" is used and using only a single element is neither explicitly or implicitly defined as being mandatory, further examples may also use plural elements to implement the same functionality. Likewise, when a functionality is subsequently described as being implemented using multiple elements, further examples may implement the same functionality using a single element or processing entity. It will be further understood that the terms "comprises," "comprising," "includes" and/or "including," when used, specify the presence of the stated features, integers, steps, operations, processes, acts, elements and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, processes, acts, elements, components and/or any group thereof.
- Unless otherwise defined, all terms (including technical and scientific terms) are used herein in their ordinary meaning of the art to which the examples belong. Note that terms such as vertical and horizontal as used in this specification are merely relative terms and do not signify a particular orientation relative to the earth or anything else. Rather, the term "horizontal" or "horizontal direction" generally refers to the direction parallel to a patch plane defined by a large (e.g. square) surface of the patch and the term "vertical" or "vertical direction" generally refers to the direction perpendicular to the large surface of the patch.
-
FIGS. 1A and 1B are top and side views of apatch antenna element 10. -
Patch antenna element 10 comprises a dielectric substrate 12 (for example, Bakelite, FR4 Glass Epoxy, RO4003, Taconic TLC or RT Duroid) bearing ametal patch 14 on the top surface thereof, whereinpatch 14 has length l and width w. The length l ofpatch 14 typically is selected to be ½ of the wavelength λ of the signal that patch 14 is intended to radiate (or receive), so thatpatch 14 resonates at the frequency of the signal and thereby transmits the desired wireless signal. The "length" of a patch antenna generally refers to the distance between the radiating edges of the patch. Thus, for example, in a square patch, this would be the length of a side of the square. For a circular patch, this would be the diameter of the patch. For a rectangular patch, it would be the orthogonal distance between the two radiating edges of the patch (which could be either the short or the long edges depending on the design). - In the example of
FIGS. 1A and 1B ,metal patch 14 is peripherally surrounded by aframe structure 16, which will also be referred to as top ground plane.Metal patch 14 is separated fromtop ground plane 16 by gap G.Top ground plane 16 can be implemented in the same metal layer asmetal patch 14.Patch 14 andtop ground plane 16 may be created by conventional manufacturing techniques such as depositing one or more metal layers on thesubstrate 12 by any of a number of techniques known in semiconductor fabrication industry and etching them by any of a number of techniques known in the semiconductor fabrication industry to create the two distinct metallizations, i.e., thetop ground plane 16 and thepatch 14. - A
feed line 18 may be etched on the opposite side of thesubstrate 12 or could be etched on asecond substrate 20 disposed below thefirst substrate 12 and bonded thereto.Feed line 18 is coupled to a drive signal (not shown). In the illustrated example,feedline 18 is directly coupled to patch 14 by a feedline via (vertical interconnect access) 18'. In other examples, via 18' could also be omitted so thatfeed line 18 capacitively drives a signal onpatch 14. The feed line of a patch antenna may be coupled directly to the patch in order to directly drive (or receive) the signal. However, a patch antenna also may be exited using a proximity coupled feed line. Particularly, the feed line, whether it is a microstrip or a stripline, may be electrically separated frompatch 14 by a dielectric material, including air, and may drive (or receive) the waves on the patch capacitively. - In the illustrated example, another
dielectric substrate 20 is disposed belowfeed line 18.Feed line 18 alternately may be deposited on the top surface of thesecond substrate 20, rather than the bottom surface of thefirst substrate 12. Abottom ground plane 22 is deposited on the bottom of thesecond substrate 20.Side walls 24 through thesubstrates top ground plane 16 to thebottom ground plane 22.Side walls 24 may be implemented using plated through vias, for example. Note thatfeed line 18 alternately could also be deposited belowbottom ground plane 22 for better isolating it frompatch 14. For more than one antenna polarization, more then one feed line and/or feed points may be provided to drivepatch 14. - In the illustrated example, vias 24 electrically couple the top and bottom ground planes 16 and 22 to each other and thus form a shielded cavity around the
patch 14. Thus, vias 24 may also be regarded as vertically extending side walls of the cavity laterally surroundingpatch 14. This helps to minimize coupling between adjacent patch antenna elements in an array of patch antenna elements. Particularly, patch antennas elements of this type may be arranged in arrays of hundreds or even thousands of patch antennas elements. More particularly, multiple patch antennas elements may be fabricated on large substrates, such assubstrates - As previously noted, patch antennas of this type tend to have relatively narrow bandwidth and, therefore, have somewhat limited applications. Within limits, the bandwidth of the antenna can be increased by increasing the volume of the antenna. The volume generally can be understood as the space between the two
ground planes side walls 24, generally called the cavity of the antenna. For this reason, the antenna structure ofFigs. 1A and 1B is also sometimes referred to as "cavity backed patch antenna". The bandwidth of a cavity backed patch antenna can be increased by decreasing the substrate's 12, 22 permittivity and/or by increasing the distance between thepatch 14 and thebottom ground plane 22, i.e., by increasing the vertical dimension of the antenna. The bandwidth also can be increased by increasing the horizontal dimension of the antenna, but this is undesirable in an antenna array environment for several reasons, most notably because it would increase the spacing between the elements which directly impacts the performance of an antenna array (like steering capability, grating lobes, ...). However, varying these distances can affect the bandwidth only within a limited range. Furthermore, it is desirable to reduce the size and weight of electronic components, particularly electronic components in telecommunication devices, such as mobile terminals, for example. - Another known technique to increase the frequency bandwidth is to add an additional or parasitic patch above the
first patch 14, resulting in a so-called "stacked patch antenna". A perspective view of a simplestacked patch antenna 30 is shown inFIGS. 2A and 2B . WhileFig. 2A shows the antenna with substrate layers,Fig. 2B shows the metal layers ofantenna 30 without any substrate layers. Note that stackedpatch antenna 30 may also be implemented as cavity backed stacked patch antenna, similar to the cavity structure described with respect toFigs. 1A and 1B . - For instance, a second (parasitic)
patch 26 can be placed above thefirst patch 14 and separated therefrom by a dielectric material (for example, a dielectric substrate) having a permittivity similar to air. Thesecond patch 26 can have approximately similar dimensions asfirst patch 14. A signal to be transmitted can be input to the antenna throughfeed line 18, which then can drive bothpatches second patch 26 parasitically couples to the drive signal by parasitically capacitively coupling to thefirst patch 14. The additional resonance provided by the second patch can increase the frequency bandwidth of the antenna. It can also enhance its gain. However, when a second linear polarization is introduced (e.g., by a dual-polarized patch antenna) the antenna loses a tuning parameter and thus loses bandwidth. - The present disclosure proposes to bring a tuning parameter back by capacitive coupling of the cavity to a patch and thus achieving a higher bandwidth than without the coupling effect. Turning now to
FIG. 3A , it is illustrated an enhanced patch antenna design according to an example of the present disclosure, which can provide an increased bandwidth compared to the examples described above. -
FIG. 3A is a side view of apatch antenna element 40 according to an example. It comprises asubstrate 20, apatch 14 disposed on thesubstrate 20, and aground plane 22 disposed on thesubstrate 20 below thepatch 14. The skilled person having benefit from the present disclosure will appreciate thatpatch 14 can be of many shapes, including circular, triangular, and rectangular shapes. In this example,ground plane 22 horizontally extends beyond patch 14 (i.e., has a larger horizontal extension) and conductively connects to vertically extending electricallyconductive side walls 24 laterally surroundingpatch 14.Side walls 24 comprise or conductively connect to a conductive planar arrangement in form of protrusions orprojections 36 horizontally extending from theside walls 24 toward thepatch 14. Thus, electricallyconductive protrusions 36 extend inwardly fromside walls 24 to patch 14. - The skilled person having benefit from the present disclosure will appreciate that
patch antenna element 40 can be manufactured with an adequate manufacturing method. An example flowchart of acorresponding manufacturing method 130 is illustrated inFIG. 13A . -
Method 130 includes disposing 132 anantenna ground plane 22 on asubstrate 20, wherein the ground plane horizontally extends beyond an area of apatch 14.Method 130 further includes disposing 134 vertically extendingside walls 24 on theground plane 22, wherein the side walls laterally surround the area of the patch.Method 130 further includes forming 136 a conductive planar arrangement in form ofprotrusions 36 which horizontally extend from the side walls toward thepatch 14, and disposing 138 thepatch 14 on thesubstrate 20 above theground plane 22 such that the patch, the ground plane, the side walls, and the protrusions circumscribe a volume V between the patch and the ground plane.Antenna element 40 may be created by conventional semiconductor manufacturing techniques such as depositing one or more metal layers on one or more substrate layers 12, 20 by any of a number of techniques known in Printed Circuit Board (PCB)/ semiconductor fabrication industry and etching them by any of a number of techniques known in the semiconductor fabrication industry. - Turning back to
FIG 3 , a horizontal distance d betweenprotrusions 36 andpatch 14 may be smaller than a horizontal distance betweenside walls 24 andpatch 14. Or, to put it differently, a horizontal extension h of theprotrusions 36 may be larger than a horizontal extension or width hSW of theside walls 24 extending between theprotrusions 36 andground plane 22, i.e. h ≥ hSW.Side walls 24 may connect toprotrusions 36 at a horizontally outer end ofprotrusions 36, the outer end facing away frompatch 14. Thereby, the horizontally inner end ofprotrusions 36 facespatch 14. The distance d is measured between the horizontally inner end ofprotrusions 36 and the horizontally outer end ofpatch 14. In some examples,protrusions 36 can form a peripheral protruding frame at least partially surroundingpatch 14. -
Protrusions 36 reaching close to patch 14 increase the capacitive coupling betweenpatch 14 and the surrounding cavity formed byprotrusions 36,side walls 24, andground plane 22. This capacitive coupling betweenprotrusions 36 andpatch 14 can yield an additional tuning parameter which can be used to enhance the bandwidth ofpatch antenna element 40 with respect to conventional designs. Theprotrusions 36 also help to streamline radiating electric field lines in the horizontal direction. A stronger horizontal electric field means more "voltage" over the radiation resistance and this in turn can lead to more radiated power and to a larger bandwidth. - Similar to
top ground plane 16 ofFIGS. 1A and 1B ,protrusions 36 can be formed by a metallic frame structure peripherally surroundingpatch 14. This protruding frame structure may also be regarded as an upper ground plane, since it is short circuited withbottom ground plane 22 viaside walls 24. However, in contrast to the conventionalpatch antenna element 10 illustrated inFIGS. 1A and 1B , the horizontal or lateral gap betweenprotrusions 36 andpatch 14 is considerably smaller inFIG. 3A . In other words,protrusions 36 reach closer to patch 14 compared to the conventional design ofFIGS. 1A and 1B . That is, the capacitive coupling can be implemented by a closely spaced annular or peripheral ring aroundpatch 14 that is connected to ground.Patch 14,ground plane 22,side walls 24, andprotrusions 36 may all be formed of one or more metal layers. - In the illustrated example of
FIG. 3A ,protrusions 36 extend horizontally toward thepatch 14 from an upper end ofside walls 24. In this example,protrusions 36 may thus also be considered as a top ground plane. In general, a horizontal extension h of theprotrusions 36 may be equal to or smaller than λ/4, i.e. 0 < h ≤ λ/4, wherein h ≥ hSW . The protrusions could also be larger than λ/4, but when the antenna is used in an array a good configuration is ≤ λ/4. Edges of thepatch 14 and of theprotrusions 36 facing each other are separated by a gap G having width d. According to examples of the present disclosure, the width d of the gap can be smaller than λ/5. It has been found that d ≤ λ/10 can lead to good bandwidth performance ofpatch antenna element 40. Here, λ denotes the wavelength (in free space) of the Radio Frequency (RF) signal to be emitted or received. - In some examples,
protrusions 36 andpatch 14 can be implemented in the same metal layer of a layer stack.Patch 14 andprotrusions 36 may be created by conventional PCB/ semiconductor manufacturing techniques such as depositing one or more metal layers on thesubstrate 20 by any of a number of techniques known in semiconductor fabrication industry and etching them by any of a number of techniques known in the semiconductor fabrication industry to create the two distinct metallizations, i.e.,protrusions 36 andpatch 14. - In the illustrated example,
ground plane 22,side walls 24, andprotrusions 36 circumscribe a volume V or a cavity betweenpatch 14 andground plane 22. The volume V may comprisedielectric substrate material 12, for example.Dielectric substrate material 12 can extend underneath theprotrusions 36, such that the volume orarea 38 directly underneath theprotrusions 36 also comprisesdielectric substrate material 12. As has been explained above,side walls 24, which may be formed by vias, andground plane 22 form a shielded cavity around thepatch 14, which helps to minimize coupling between adjacent patch antenna elements in an array of patch antenna elements. - The skilled person having benefit from the present disclosure will appreciate that
patch antenna element 40 will further comprise at least one feedline (not shown) which can be coupled (e.g. by an ohmic contact) to thepatch 14 in various ways. It may be directly coupled to thepatch 14 via at least one feedpoint. In other examples, the feedline andpatch 14 may be capacitively coupled. In the first case, the at least one feedline may be guided to the at least one feedpoint of thepatch 14 through theground plane 22. In examples related to multi-polarized patch antennas,patch antenna element 40 may optionally comprise a first feedline coupled to patch 14 via a first feedpoint configured for a first antenna polarization and a second feedline coupled to patch 14 via a second feedpoint configured for a second antenna polarization. - As shown in
FIG. 3B , theside walls 24 ofFIG. 3A could also be omitted, leading to an example patch antenna element 40' without cavity but merely with a conductive planar arrangement orframe structure 36 aboveground plane 22, wherein the conductiveplanar arrangement 36 at least partially laterally surroundspatch 14. Edges of thepatch 14 and of the conductiveplanar arrangement 36 facing each other are separated by gap G having width d. According to examples of the present disclosure, the width d gap G can be smaller than λ/5. It has been found that d ≤ λ/10 can lead to good bandwidth performance of patch antenna element 40'. A horizontal extension h of the conductiveplanar arrangement 36 may be equal to or smaller than λ/4, i.e. 0 < h ≤ λ/4, wherein h ≥ hSW . However, horizontal extension h of the conductiveplanar arrangement 36 could also be larger than λ/4. - The skilled person having benefit from the present disclosure will appreciate that patch antenna element 40' can be manufactured with an adequate manufacturing method. An example flowchart of a corresponding manufacturing method 130' is illustrated in
FIG. 13B . - Method 130' includes disposing 132 an
antenna ground plane 22 on asubstrate 20, wherein the ground plane horizontally extends beyond an area of apatch 14. Method 130' further includes disposing 138 thepatch 14 on thesubstrate 20 above theground plane 22, and forming or disposing 139 a conductive planar arrangement orframe structure 36 on thesubstrate 20 above theground plane 22, wherein the conductive planar arrangement orframe structure 36 at least partially laterally surrounds thepatch 14. Antenna element 40' may be created by conventional semiconductor manufacturing techniques such as depositing one or more metal layers on one or more substrate layers 12, 20 by any of a number of techniques known in Printed Circuit Board (PCB)/ semiconductor fabrication industry and etching them by any of a number of techniques known in the semiconductor fabrication industry. -
FIG. 4A shows a further example of apatch antenna element 50 according to the present disclosure. - In addition to
patch antenna element 40 ofFIG. 3A ,patch antenna element 50 comprises a secondparasitic patch 26 disposed above thefirst patch 14 to form a cavity backed stacked patch antenna.Parasitic patch 26 is separated from thefirst patch 14 bydielectric substrate material 52 disposed betweenparasitic patch 26 and thefirst patch 14 for capacitive coupling betweenparasitic patch 26 andpatch 14. In the illustrated example,side walls 24 extend up toparasitic patch 26 in order to isolate thepatch antenna element 50 from adjacent ones. Thus, here,protrusions 36 do not extend horizontally toward thepatch 14 from an upper end of the side walls but from a portion of theside walls 24 in essentially the same vertical height as thefirst patch 14. The skilled person having benefit from the present disclosure will appreciate that theside walls 24 could also end in the height of thefirst patch 14, similar toFIG. 3 . - As shown in
FIG. 4B , theside walls 24 ofFIG. 4A could also be omitted, leading to an example patch antenna element 50' without cavity but merely with a conductive planar arrangement orframe structure 36 at least partially laterally surroundingpatch 14 vis-à-vis the radiating edges ofpatch 14. Edges of thepatch 14 and of the conductiveplanar arrangement 36 facing each other are separated by gap G having width d. According to examples of the present disclosure, the width d gap G can be smaller than λ/5 or even smaller than λ/10. A horizontal extension h of the conductiveplanar arrangement 36 may be equal to or smaller than λ/4, i.e. 0 < h ≤ λ/4, wherein h ≥ hSW . However, horizontal extension h of the conductive planar arrangement 36could also be larger than λ/4. -
FIGS. 5 and6 show further examples of the present disclosure. - In the example of
FIG. 5A ,side walls 24 comprise or conductively connect toprotrusions 36 and 36' horizontally extending towardpatch 14 andparasitic patch 26, respectively. Protrusions 36' related toparasitic patch 26 can be formed by a metallic frame structure peripherally surroundingparasitic patch 26. In the illustrated example, protrusions 36' extend horizontally toward theparasitic patch 26 from an upper end ofside walls 24. Edges of theparasitic patch 26 and the protrusions 36' facing each other are separated by a gap. According to examples of the present disclosure, a width d' of the gap is smaller than λ/5. It has been found that d ≤ λ/10 can lead to good performance ofpatch antenna element 60. Note that widths d and d' can be different from each other in some examples. For example, protrusions 36' andparasitic patch 26 can be implemented in the same metal layer of a layer stack.Parasitic patch 26 and corresponding protrusions 36' may be created by conventional PCB/ semiconductor manufacturing techniques such as depositing one or more metal layers on thesubstrate - As shown in
FIG. 5B , theside walls 24 ofFIG. 5A could also be omitted, leading to an example patch antenna element 60' without cavity but merely with a first conductive planar arrangement orframe structure 36 at least partially laterally surroundingpatch 14 vis-à-vis the radiating edges ofpatch 14 and a second conductive planar arrangement or frame structure 36' at least partially laterally surroundingparasitic patch 26 vis-à-vis the radiating edges ofparasitic patch 26. - In the example of
FIG. 6A ,side walls 24 only comprise or conductively connect to protrusions 36' horizontally extending towardparasitic patch 26. Theprotrusions 36 of the previous examples are omitted here. Due to the protrusions 36' related toparasitic patch 26 still a better bandwidth ofpatch antenna element 70 may be achieved compared to conventional solutions. - As shown in
FIG. 6B , theside walls 24 ofFIG. 6A could also be omitted, leading to an example patch antenna element 70' without cavity but merely with a conductive planar arrangement or frame structure 36' at least partially laterally surroundingparasitic patch 26 vis-à-vis the radiating edges ofparasitic patch 26. - The skilled person having benefit from the present disclosure will appreciate that yet further examples are possible. For example, protrusions may be located below or above
patch 14 orparasitic patch 26. That is to say, patch and related protrusions do not necessarily have to be implemented in the same metal layer. Examples also allow for an implementation in different metal layers, leading to a different vertical position of patch and related protrusions. -
FIGS. 7 and8 provide a comparison between a conventional cavity backed stackedpatch antenna 80, which is similar to the example discussed with respect toFIGS. 1A and 1B , and an enhanced cavity backed stackedpatch antenna 90 according to an example of the present disclosure. - The enlarged view of
FIG. 7 shows asubstrate 20 which can comprise a plurality of substrate layers. Aground metal layer 82 is formed onsubstrate 20 and separated from afeed line 84 by substrate material. Abovefeedline 84antenna ground plane 22 is deposited. Electricallyconductive sidewalls 24 electrically couple the top and bottom ground planes 16 and 22 to each other and thus form a shielded cavity aroundpatch 14. Furtherdielectric layers 52 and aparasitic patch 26 are bonded on top ofpatch 14. Due to the larger gap (here: in the mm range) betweentop ground plane 16 andpatch 14 there is only a relatively weak capacitive coupling betweentop ground plane 16 andpatch 14 in theconventional device 80. - In the
device 90 illustrated inFIG. 8 ,top ground plane 16 additionally comprisesprotrusion portions 36 extending inwardly towardpatch 14, thus leading to a considerably smaller gap betweenprotrusion portions 36 andpatch 14. In the illustrated example, theprotrusion portions 36 are only implemented in the top metal layer of a metal layer stack forming theside walls 24. The gap betweenprotrusion portions 36 andpatch 14 only has a horizontal width of 200 µm compared to a horizontal extension ofpatch 14 in the mm range. This smaller gap leads to higher capacitive coupling betweenprotrusion portions 36 andpatch 14 in thedevice 90. Thus, theground metal 22 is strongly coupled to theadjacent patch 14. This coupling can take place on all four sides of thepatch 14 in some embodiments, and can thus enable a broadband matching of the antenna. - A perspective view the stacked
patch antenna 90 ofFIG. 8 is shown inFIGS. 9A and 9B . WhileFIG. 9A shows theantenna 90 with substrate layers,FIG. 9B showsantenna 90 without substrate layers. - A comparison of
FIGS. 10A , B and 11A, B shows a possible improvement between a conventional stacked patch antenna design without improved metal cavity surrounding and a stacked patch antenna design with metal cavity surrounding according to an example of the present disclosure. As can be seen from both figures, a significant antenna bandwidth improvement can be achieved with metal cavity surrounding and protrusions. In the illustrated examples, the antenna bandwidth (for example, where the antenna reflection is less than - 10dB) has been improved from 2,032 GHz for the conventional case to 3,173 GHz, which is a substantial increase in bandwidth.FIG. 11C depicts the radiation efficiency and total efficiency of both conventional and enhanced antenna structures. It can be seen that the increase in bandwidth of the enhanced design does not originate from a decrease in radiation efficiency. In fact a slight increase in radiation efficiency can be recognized for the enhanced metal cavity backed stacked patch antenna (EMCBSPA). -
FIGS. 12A and12B illustrate the influence of a horizontal thickness of the sidewalls hSW relative to the horizontal extension of the protrusions hP , given the same vertical and horizontal extensions of the patch antenna element hPA and the same minimum gap width d between sidewalls and patch. - It can be seen from
FIG. 12B that the bandwidth of the antenna decreases with decreasing ratio hPlhSW (in the example Prototype Sim_23 the protrusions completely vanish, thus hPlhSW = 0). This is because the effective volume of the cavity circumscribed by ground plane side walls and protrusions decreases with decreasing ratio hP /hSW . This means that the ratio hPlhSW should be chosen as large as possible (given a predetermined fixed horizontal extension of the patch antenna element hPA and a predetermined fixed gap width d (e.g., d = λ/10) betweenprotrusions 36 and patch 14). Thus, in some examples the ratio hPlhSW may be chosen larger than 1 (i.e., hP > hSW ) or even larger than 2 (i.e., hP > 2hSW ). - The proposed capacitive coupling of the metal cavity to the main and/or parasitic patch can bring back a tuning parameter which can be used to enhance the bandwidth. The proposed metal cavity can ensure a good metal density on every layer (> 50%) which may be crucial for the lamination process. The higher metallization density may on top of that be very helpful for heat dissipation generated by an Radio Frequency Integrated Circuit (RFIC) which can be flip-chip mounted to the other side of the antenna. The proposed metal cavity can attenuate the coupling between neighboring elements in an antenna array due to the fact that the metal walls damp the propagation of surface waves in the dielectric substrate. An example of an
antenna array 140 comprising a plurality (here: four) of enhanced cavity backed patch antenna elements according to the present disclosure is shownFIG. 14 . -
FIG. 15 is a more detailed block diagram of an example of a device, e.g. a telecommunication device, in which enhanced cavity backed patch antenna elements according to example implementations can be implemented.Device 1500 can represent a mobile computing device, such as a computing tablet, a mobile phone or smartphone, a wireless-enabled e-reader, wearable computing device, or other telecommunication device. It will be understood that certain of the components are shown generally, and not all components of such a device are shown indevice 1500. -
Device 1500 includesprocessor 1510, which performs the primary processing operations ofdevice 1500.Processor 1510 can include one or more physical devices, such as microprocessors, application processors, microcontrollers, programmable logic devices, or other processing means. The processing operations performed byprocessor 1510 include the execution of an operating platform or operating system on which applications and/or device functions are executed. The processing operations include operations related to I/O (input/output) with a human user or with other devices, operations related to power management, and/or operations related to connectingdevice 1500 to another device. The processing operations can also include operations related to audio I/O and/or display I/O. - In one embodiment,
device 1500 includesaudio subsystem 1520, which represents hardware (e.g., audio hardware and audio circuits) and software (e.g., drivers, codecs) components associated with providing audio functions to the computing device. Audio functions can include speaker and/or headphone output, as well as microphone input. Devices for such functions can be integrated intodevice 1500, or connected todevice 1500. In one embodiment, a user interacts withdevice 1500 by providing audio commands that are received and processed byprocessor 1510. -
Display subsystem 1530 represents hardware (e.g., display devices) and software (e.g., drivers) components that provide a visual and/or tactile display for a user to interact with the computing device.Display subsystem 1530 includesdisplay interface 1532, which includes the particular screen or hardware device used to provide a display to a user. In one embodiment,display interface 1532 includes logic separate fromprocessor 1510 to perform at least some processing related to the display. In one embodiment,display subsystem 1530 includes a touchscreen device that provides both output and input to a user. In one embodiment,display subsystem 1530 includes a high definition (HD) display that provides an output to a user. High definition can refer to a display having a pixel density of approximately 100 PPI (pixels per inch) or greater, and can include formats such as full HD (e.g., 1080p), retina displays, 4K (ultra high definition or UHD), or others. - I/
O controller 1540 represents hardware devices and software components related to interaction with a user. I/O controller 1540 can operate to manage hardware that is part ofaudio subsystem 1520 and/ordisplay subsystem 1530. Additionally, I/O controller 1540 illustrates a connection point for additional devices that connect todevice 1500 through which a user might interact with the system. For example, devices that can be attached todevice 1500 might include microphone devices, speaker or stereo systems, video systems or other display device, keyboard or keypad devices, or other I/O devices for use with specific applications such as card readers or other devices. - As mentioned above, I/
O controller 1540 can interact withaudio subsystem 1520 and/ordisplay subsystem 1530. For example, input through a microphone or other audio device can provide input or commands for one or more applications or functions ofdevice 1500. Additionally, audio output can be provided instead of or in addition to display output. In another example, if display subsystem includes a touchscreen, the display device also acts as an input device, which can be at least partially managed by I/O controller 1540. There can also be additional buttons or switches ondevice 1500 to provide I/O functions managed by I/O controller 1540. - In one embodiment, I/
O controller 1540 manages devices such as accelerometers, cameras, light sensors or other environmental sensors, gyroscopes, global positioning system (GPS), or other hardware that can be included indevice 1500. The input can be part of direct user interaction, as well as providing environmental input to the system to influence its operations (such as filtering for noise, adjusting displays for brightness detection, applying a flash for a camera, or other features). In one embodiment,device 1500 includespower management 1550 that manages battery power usage, charging of the battery, and features related to power saving operation. -
Memory subsystem 1560 includes memory device(s) 1562 for storing information indevice 1500.Memory subsystem 1560 can include nonvolatile (state does not change if power to the memory device is interrupted) and/or volatile (state is indeterminate if power to the memory device is interrupted) memory devices.Memory 1560 can store application data, user data, music, photos, documents, or other data, as well as system data (whether longterm or temporary) related to the execution of the applications and functions ofsystem 1500. In one embodiment,memory subsystem 1560 includes memory controller 1564 (which could also be considered part of the control ofsystem 1500, and could potentially be considered part of processor 1510).Memory controller 1564 includes a scheduler to generate and issue commands tomemory device 1562. -
Connectivity 1570 includes hardware devices (e.g., wireless and/or wired connectors and communication hardware) and software components (e.g., drivers, protocol stacks) to enabledevice 1500 to communicate with external devices. The external device could be separate devices, such as other computing devices, wireless access points or base stations, as well as peripherals such as headsets, printers, or other devices. -
Connectivity 1570 can include multiple different types of connectivity. To generalize,device 1500 is illustrated withcellular connectivity 1572 andwireless connectivity 1574.Cellular connectivity 1572 refers generally to cellular network connectivity provided by wireless carriers, such as provided via GSM (global system for mobile communications) or variations or derivatives, CDMA (code division multiple access) or variations or derivatives, TDM (time division multiplexing) or variations or derivatives, LTE (long term evolution - also referred to as "4G"), or other cellular service standards.Wireless connectivity 1574 refers to wireless connectivity that is not cellular, and can include personal area networks (such as Bluetooth), local area networks (such as WiFi), and/or wide area networks (such as WiMax), or other wireless communication, such as NFC. Wireless communication refers to transfer of data through the use of modulated electromagnetic radiation through a non-solid medium. Wired communication occurs through a solid communication medium.Cellular connectivity 1572 and/orwireless connectivity 1574 can implement example patch antennas of the present disclosure. - Peripheral connections 1580 include hardware interfaces and connectors, as well as software components (e.g., drivers, protocol stacks) to make peripheral connections. It will be understood that
device 1500 could both be a peripheral device ("to" 1582) to other computing devices, as well as have peripheral devices ("from" 1584) connected to it.Device 1500 commonly has a "docking" connector to connect to other computing devices for purposes such as managing (e.g., downloading and/or uploading, changing, synchronizing) content ondevice 1500. Additionally, a docking connector can allowdevice 1500 to connect to certain peripherals that allowdevice 1500 to control content output, for example, to audiovisual or other systems. - In addition to a proprietary docking connector or other proprietary connection hardware,
device 1500 can make peripheral connections 1580 via common or standards-based connectors. Common types can include a Universal Serial Bus (USB) connector (which can include any of a number of different hardware interfaces), DisplayPort including MiniDisplayPort (MDP), High Definition Multimedia Interface (HDMI), Firewire, or other type. - The following examples pertain to further embodiments:
- Example 1 is a patch antenna element comprising a substrate, a patch disposed on the substrate, a ground plane disposed on the substrate below the patch, the ground plane horizontally extending beyond the patch, and a conductive planar arrangement at least partially laterally surrounding the patch.
- In Example 2, the conductive planar arrangement of Example 1 comprises a metal layer or sheet at least partially surrounding the patch.
- In Example 3, the patch antenna element of any of the previous Examples can further optionally comprise vertically extending side walls laterally surrounding the patch are disposed on the ground plane. The side walls can comprise, as conductive planar arrangement, planar protrusions horizontally extending toward the patch.
- In Example 4, the patch antenna element of any of the previous Examples can further optionally comprise a parasitic patch disposed above the patch.
- In Example 5, the parasitic patch of Example 4 can optionally be separated from the patch by dielectric substrate material disposed between the parasitic patch and the patch for capacitive coupling between the parasitic patch and the patch.
- In Example 6, a horizontal extension of the parasitic patch of any one of Examples 4 or 5 can optionally be smaller than a horizontal extension of the patch.
- In Example 7, the ground plane, the side walls, and the protrusions of any one of Examples 3 to 6 can optionally circumscribe a volume between the patch and the ground plane.
- In Example 8, the volume of Example 7 can further optionally comprise dielectric substrate material.
- In Example 9, edges of the patch and of the conductive planar arrangement facing each other can optionally be separated by a gap.
- In Example 10, a horizontal extension of the gap of Example 9 can optionally be less then λ/10, wherein λ denotes a wavelength of a radio frequency signal to be transmitted or received via the patch antenna element.
- In Example 11, the gap of Examples 9 or 10 can further optionally comprise dielectric substrate material.
- In Example 12, the protrusions of any one of the Examples 3 to 11 can optionally extend horizontally toward the patch from an upper end of the side walls.
- In Example 13, a volume underneath the protrusions of any one of the Examples 3 to 12 can further optionally comprise dielectric substrate material.
- In Example 14, a horizontal extension of the protrusions of any one of Examples 3 to 13 can be larger than a horizontal extension of the side walls between the protrusions and the ground plane.
- In Example 15, a horizontal extension of the protrusions of any one of Examples 3 to 14 can be equal to or less then λ/4, wherein λ denotes a wavelength of a radio frequency signal to be transmitted or received via the patch antenna element.
- In Example 16, the patch antenna element of any one of the previous Examples can further optionally comprise at least one feedline coupled to the patch.
- In Example 17, the at least one feedline of Example 16 can optionally be guided to at least one feedpoint of the patch through the ground plane.
- In Example 18, the patch antenna element of any one of Examples 16 or 17 optionally comprises a first feedline coupled to the patch via a first feedpoint configured for a first antenna polarization and a second feedline coupled to the patch via a second feedpoint configured for a second antenna polarization.
- In Example 19, the patch antenna element of any one of the previous Examples can be of rectangular, circular, or triangular shape.
- In Example 20, the patch and the conductive planar arrangement of any one of the previous Examples can optionally be implemented in the same metal layer of a layer stack.
- In Example 21, the patch, the ground plane, the side walls, and the protrusions of any one of the previous Examples can optionally be formed of metal.
- Example 22 is an antenna array comprising a plurality of patch antenna elements of any one of the previous Examples..
- Example 23 is a patch antenna element comprising a dielectric substrate, a first patch disposed on the dielectric substrate, a second patch disposed on the dielectric substrate underneath the first patch, a ground plane disposed on the dielectric substrate underneath the second patch. The ground plane horizontally extends beyond the second patch and is conductively connected to vertically extending side walls surrounding at least the second patch. A horizontal distance between the side walls and at least one of the first and second patch is less then λ/10, wherein λ denotes a wavelength of a radio frequency signal to be transmitted or received via the patch antenna element. The second patch, the ground plane, and the side walls circumscribe a volume comprising dielectric substrate material between the second patch and the ground plane.
- In Example 24, the side walls of Example 23 further optionally comprise projections horizontally extending toward at least one of the first and second patch.
- In Example 25, a horizontal extension of the projections of Example 24 is equal to or less then λ/4, wherein λ denotes a wavelength of a radio frequency signal to be transmitted or received via the patch antenna element.
- Example 26 is a method for manufacturing a patch antenna element. The method includes disposing an antenna ground plane on a substrate, the ground plane horizontally extending beyond an area of a patch. The method further includes disposing the patch on the substrate above the ground plane, and forming a conductive planar arrangement on the substrate above the ground plane, wherein the conductive planar arrangement at least partially laterally surrounds the patch.
- In Example 27, the method of Example 26 can further optionally include disposing vertically extending side walls on the ground plane, the side walls laterally surrounding the area of the patch. The method can further optionally include forming, as conductive planar arrangement, planar protrusions horizontally extending from the side walls toward the patch, such that the patch, the ground plane, the side walls, and the protrusions circumscribe a volume between the patch and the ground plane.
- In Example 28, forming the conductive planar arrangement on and disposing the patch of Example 26 or 27 can be performed such that edges of the patch and the conductive planar arrangement on facing each other are separated by a gap.
- In Example 29, the gap of Example 28 is formed to less than λ/10, wherein λ denotes a wavelength of a radio frequency signal to be transmitted or received via the patch antenna element.
- In Example 30, the protrusions of any one of Examples 27 to 29 can be formed to have a horizontal extension larger than a horizontal extension of the side walls between the protrusions and the ground plane.
- In Example 31, the protrusions of any one of Examples 27 to 30 can be formed to have a horizontal extension equal to or less then λ/4, wherein λ denotes a wavelength of a radio frequency signal to be transmitted or received via the patch antenna element.
- In Example 32, the side walls of any one of Examples 27 to 31 can be disposed by forming vias through the substrate.
- In Example 33, the method of any one of Examples 26 to 32 further includes disposing a parasitic patch above the patch.
- In Example 34, disposing the parasitic patch of Example 30 can further optionally comprise separating the parasitic patch from the patch by disposing dielectric substrate material between the parasitic patch and the patch for capacitive coupling between the parasitic patch and the patch.
- The skilled person having benefit from the present disclosure will appreciate that the various examples described herein can be implemented individually or in combination.
- The aspects and features mentioned and described together with one or more of the previously detailed examples and figures, may as well be combined with one or more of the other examples in order to replace a like feature of the other example or in order to additionally introduce the feature to the other example.
- The description and drawings merely illustrate the principles of the disclosure. Furthermore, all examples recited herein are principally intended expressly to be only for pedagogical purposes to aid the reader in understanding the principles of the disclosure and the concepts contributed by the inventor(s) to furthering the art. All statements herein reciting principles, aspects, and examples of the disclosure, as well as specific examples thereof, are intended to encompass equivalents thereof.
- A functional block denoted as "means for ..." performing a certain function may refer to a circuit that is configured to perform a certain function. Hence, a "means for s.th." may be implemented as a "means configured to or suited for s.th.", such as a device or a circuit configured to or suited for the respective task.
- Functions of various elements shown in the figures, including any functional blocks labeled as "means", "means for providing a sensor signal", "means for generating a transmit signal.", etc., may be implemented in the form of dedicated hardware, such as "a signal provider", "a signal processing unit", "a processor", "a controller", etc. as well as hardware capable of executing software in association with appropriate software. When provided by a processor, the functions may be provided by a single dedicated processor, by a single shared processor, or by a plurality of individual processors, some of which or all of which may be shared. However, the term "processor" or "controller" is by far not limited to hardware exclusively capable of executing software, but may include digital signal processor (DSP) hardware, network processor, application specific integrated circuit (ASIC), field programmable gate array (FPGA), read only memory (ROM) for storing software, random access memory (RAM), and non-volatile storage. Other hardware, conventional and/or custom, may also be included.
- A block diagram may, for instance, illustrate a high-level circuit diagram implementing the principles of the disclosure. Similarly, a flow chart, a flow diagram, a state transition diagram, a pseudo code, and the like may represent various processes, operations or steps, which may, for instance, be substantially represented in computer readable medium and so executed by a computer or processor, whether or not such computer or processor is explicitly shown. Methods disclosed in the specification or in the claims may be implemented by a device having means for performing each of the respective acts of these methods.
- It is to be understood that the disclosure of multiple acts, processes, operations, steps or functions disclosed in the specification or claims may not be construed as to be within the specific order, unless explicitly or implicitly stated otherwise, for instance for technical reasons. Therefore, the disclosure of multiple acts or functions will not limit these to a particular order unless such acts or functions are not interchangeable for technical reasons. Furthermore, in some examples a single act, function, process, operation or step may include or may be broken into multiple sub-acts, -functions, -processes, -operations or -steps, respectively. Such sub acts may be included and part of the disclosure of this single act unless explicitly excluded.
- Furthermore, the following claims are hereby incorporated into the detailed description, where each claim may stand on its own as a separate example. While each claim may stand on its own as a separate example, it is to be noted that - although a dependent claim may refer in the claims to a specific combination with one or more other claims - other examples may also include a combination of the dependent claim with the subject matter of each other dependent or independent claim. Such combinations are explicitly proposed herein unless it is stated that a specific combination is not intended. Furthermore, it is intended to include also features of a claim to any other independent claim even if this claim is not directly made dependent to the independent claim.
Claims (15)
- A patch antenna element (40; 50; 60; 70; 90) comprising:a substrate (12; 20);a patch (14; 26) disposed on the substrate;a ground plane (22) disposed on the substrate below the patch, the ground plane horizontally extending beyond the patch; anda conductive planar arrangement (24; 36; 36') at least partially laterally surrounding the patch.
- The patch antenna element (40; 50; 60; 70; 90) of any one of the previous claims, wherein the ground plane (22) is conductively connected to vertically extending side walls (24) laterally surrounding the patch, the side walls comprising planar protrusions (36; 36') horizontally extending toward the patch.
- The patch antenna element (40; 50; 60; 70; 90) of any one of the previous claims, further comprisinga parasitic patch (26) disposed above the patch (14).
- The patch antenna element (40; 50; 60; 70; 90) of claim 3, wherein the parasitic patch (26) is separated from the patch (14) by dielectric substrate material disposed between the parasitic patch (26) and the patch (14) for capacitive coupling between the parasitic patch and the patch.
- The patch antenna element (40; 50; 60; 70; 90) of any one of claims 3 or 4 wherein a horizontal extension of the parasitic patch (26) is smaller than a horizontal extension of the patch (14).
- The patch antenna element (40; 50; 60; 70; 90) of any one of claims 2 to 5, wherein the ground plane (22), the side walls (24), and the protrusions (36; 36') circumscribe a volume between the patch (14; 26) and the ground plane (22).
- The patch antenna element (40; 50; 60; 70; 90) of any one of the previous claims, wherein edges of the patch (14; 26) and the conductive planar arrangement (24; 36; 36') facing each other are separated by a gap (G).
- The patch antenna element (40; 50; 60; 70; 90) of claim 7, wherein a horizontal extension (d, d') of the gap (G) is less then λ/10, wherein λ denotes a wavelength of a radio frequency signal to be transmitted or received via the patch antenna element.
- The patch antenna element (40; 50; 60; 70; 90) of claim 7 or 8, wherein the gap comprises dielectric substrate material.
- The patch antenna element (40; 50; 60; 70; 90) of any one of claims 2 to 9, wherein the protrusions (36; 36') extend horizontally toward the patch (14; 26) from an upper end of the side walls (24).
- The patch antenna element (40; 50; 60; 70; 90) of any one of claims 2 to 10, wherein a horizontal extension (36; 36') of the protrusions is larger than a horizontal extension of the side walls (24) between the protrusions (36; 36') and the ground plane (22).
- The patch antenna element (40; 50; 60; 70; 90) of any one of claims 2 to 11, wherein a horizontal extension of the protrusions (36; 36') is equal to or less then λ/4, wherein λ denotes a wavelength of a radio frequency signal to be transmitted or received via the patch antenna element.
- The patch antenna element (40; 50; 60; 70; 90) of any one of the previous claims, further comprising:at least one feedline coupled to the patch (14; 26);
- The patch antenna element (40; 50; 60; 70; 90) of claim 13, comprising a first feedline coupled to the patch (14; 26) via a first feedpoint configured for a first antenna polarization and a second feedline coupled to the patch (14; 26) via a second feedpoint configured for a second antenna polarization.
- The patch antenna element (40; 50; 60; 70; 90) of any one of the previous claims, wherein the patch (14; 26) and the conductive planar arrangement (24; 36; 36') are implemented in the same metal layer of a layer stack.
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP21158628.4A EP3859889A1 (en) | 2016-09-29 | 2016-09-29 | Patch antenna element and method for manufacturing a patch antenna element |
EP16191341.3A EP3301757B1 (en) | 2016-09-29 | 2016-09-29 | Patch antenna element and method for manufacturing a patch antenna element |
PCT/US2017/045199 WO2018063497A1 (en) | 2016-09-29 | 2017-08-03 | Patch antenna element and method for manufacturing a patch antenna element |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP16191341.3A EP3301757B1 (en) | 2016-09-29 | 2016-09-29 | Patch antenna element and method for manufacturing a patch antenna element |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP21158628.4A Division EP3859889A1 (en) | 2016-09-29 | 2016-09-29 | Patch antenna element and method for manufacturing a patch antenna element |
Publications (2)
Publication Number | Publication Date |
---|---|
EP3301757A1 true EP3301757A1 (en) | 2018-04-04 |
EP3301757B1 EP3301757B1 (en) | 2021-02-24 |
Family
ID=57042726
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP16191341.3A Active EP3301757B1 (en) | 2016-09-29 | 2016-09-29 | Patch antenna element and method for manufacturing a patch antenna element |
EP21158628.4A Pending EP3859889A1 (en) | 2016-09-29 | 2016-09-29 | Patch antenna element and method for manufacturing a patch antenna element |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP21158628.4A Pending EP3859889A1 (en) | 2016-09-29 | 2016-09-29 | Patch antenna element and method for manufacturing a patch antenna element |
Country Status (2)
Country | Link |
---|---|
EP (2) | EP3301757B1 (en) |
WO (1) | WO2018063497A1 (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN108417995A (en) * | 2018-05-11 | 2018-08-17 | 深圳市信维通信股份有限公司 | Antenna element and array antenna for 5G mobile communication |
CN112585812A (en) * | 2018-08-24 | 2021-03-30 | 京瓷株式会社 | Structure, antenna, wireless communication module, and wireless communication device |
CN112602233A (en) * | 2018-08-24 | 2021-04-02 | 京瓷株式会社 | Structure, antenna, wireless communication module, and wireless communication device |
CN112771724A (en) * | 2018-08-27 | 2021-05-07 | 京瓷株式会社 | Resonance structure and antenna |
TWI819386B (en) * | 2021-09-29 | 2023-10-21 | 群邁通訊股份有限公司 | Antenna unit and array antenna |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11380979B2 (en) | 2018-03-29 | 2022-07-05 | Intel Corporation | Antenna modules and communication devices |
US10854978B2 (en) * | 2018-04-23 | 2020-12-01 | Samsung Electro-Mechanics Co., Ltd. | Antenna apparatus and antenna module |
WO2019210979A1 (en) * | 2018-05-04 | 2019-11-07 | Telefonaktiebolaget Lm Ericsson (Publ) | A cavity-backed antenna element and array antenna arrangement |
US11011827B2 (en) * | 2018-05-11 | 2021-05-18 | Intel IP Corporation | Antenna boards and communication devices |
US10931014B2 (en) | 2018-08-29 | 2021-02-23 | Samsung Electronics Co., Ltd. | High gain and large bandwidth antenna incorporating a built-in differential feeding scheme |
CN109860986B (en) * | 2019-01-23 | 2020-07-17 | 电子科技大学 | Frequency reconfigurable microstrip antenna based on annular radiation patch |
CN113178697B (en) * | 2021-04-09 | 2023-11-10 | 维沃移动通信有限公司 | Circuit board and electronic equipment |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1775795A1 (en) * | 2005-10-11 | 2007-04-18 | M/A-Com, Inc. | Broadband proximity-coupled cavity backed patch antenna |
US20160197404A1 (en) * | 2015-01-06 | 2016-07-07 | Kabushiki Kaisha Toshiba | Dual-polarized antenna |
US20160276751A1 (en) * | 2013-12-03 | 2016-09-22 | Murata Manufacturing Co., Ltd. | Patch antenna |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CA2257526A1 (en) * | 1999-01-12 | 2000-07-12 | Aldo Petosa | Dielectric loaded microstrip patch antenna |
US7636063B2 (en) * | 2005-12-02 | 2009-12-22 | Eswarappa Channabasappa | Compact broadband patch antenna |
KR100758998B1 (en) * | 2006-05-24 | 2007-09-17 | 삼성전자주식회사 | Patch antenna for local area communication |
US7427957B2 (en) * | 2007-02-23 | 2008-09-23 | Mark Iv Ivhs, Inc. | Patch antenna |
-
2016
- 2016-09-29 EP EP16191341.3A patent/EP3301757B1/en active Active
- 2016-09-29 EP EP21158628.4A patent/EP3859889A1/en active Pending
-
2017
- 2017-08-03 WO PCT/US2017/045199 patent/WO2018063497A1/en active Application Filing
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1775795A1 (en) * | 2005-10-11 | 2007-04-18 | M/A-Com, Inc. | Broadband proximity-coupled cavity backed patch antenna |
US20160276751A1 (en) * | 2013-12-03 | 2016-09-22 | Murata Manufacturing Co., Ltd. | Patch antenna |
US20160197404A1 (en) * | 2015-01-06 | 2016-07-07 | Kabushiki Kaisha Toshiba | Dual-polarized antenna |
Cited By (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN108417995A (en) * | 2018-05-11 | 2018-08-17 | 深圳市信维通信股份有限公司 | Antenna element and array antenna for 5G mobile communication |
CN108417995B (en) * | 2018-05-11 | 2023-09-12 | 深圳市信维通信股份有限公司 | Antenna unit and array antenna for 5G mobile communication |
US11509068B2 (en) | 2018-08-24 | 2022-11-22 | Kyocera Corporation | Structure, antenna, wireless communication module, and wireless communication device |
EP3843206A4 (en) * | 2018-08-24 | 2022-05-18 | Kyocera Corporation | Structure, antenna, wireless communication module, and wireless communication device |
EP3843205A4 (en) * | 2018-08-24 | 2022-05-18 | Kyocera Corporation | Structure, antenna, wireless communication module, and wireless communication device |
CN112602233A (en) * | 2018-08-24 | 2021-04-02 | 京瓷株式会社 | Structure, antenna, wireless communication module, and wireless communication device |
CN112585812B (en) * | 2018-08-24 | 2023-07-25 | 京瓷株式会社 | Resonant structure, antenna, wireless communication module, and wireless communication device |
CN112585812A (en) * | 2018-08-24 | 2021-03-30 | 京瓷株式会社 | Structure, antenna, wireless communication module, and wireless communication device |
CN112602233B (en) * | 2018-08-24 | 2023-10-24 | 京瓷株式会社 | Resonant structure, antenna, wireless communication module, and wireless communication device |
US11831082B2 (en) | 2018-08-24 | 2023-11-28 | Kyocera Corporation | Structure, antenna, wireless communication module, and wireless communication device |
CN112771724A (en) * | 2018-08-27 | 2021-05-07 | 京瓷株式会社 | Resonance structure and antenna |
CN112771724B (en) * | 2018-08-27 | 2023-08-22 | 京瓷株式会社 | Resonant structure and antenna |
TWI819386B (en) * | 2021-09-29 | 2023-10-21 | 群邁通訊股份有限公司 | Antenna unit and array antenna |
Also Published As
Publication number | Publication date |
---|---|
WO2018063497A1 (en) | 2018-04-05 |
EP3301757B1 (en) | 2021-02-24 |
EP3859889A1 (en) | 2021-08-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP3301757B1 (en) | Patch antenna element and method for manufacturing a patch antenna element | |
US10461401B2 (en) | Antenna device and electronic device including the same | |
US10135149B2 (en) | Phased array for millimeter-wave mobile handsets and other devices | |
KR102138841B1 (en) | Antenna device | |
US9577337B2 (en) | Dual-polarized antenna for mobile communication base station | |
CN110380234A (en) | Mostly band end-on-fire antenna and array | |
US11962099B2 (en) | Antenna structure and high-frequency multi-band wireless communication terminal | |
EP3465823B1 (en) | C-fed antenna formed on multi-layer printed circuit board edge | |
US20150194724A1 (en) | Millimeter wave antenna structures with air-gap layer or cavity | |
CN111162371B (en) | Electronic device | |
US20230291125A1 (en) | Electronic Devices with Multiple Low Band Antennas | |
US11075460B2 (en) | Antenna structure | |
US11108144B2 (en) | Antenna structure | |
EP3455907B1 (en) | C-fed antenna formed on multi-layer printed circuit board edge | |
US20200243962A1 (en) | Mobile device | |
CN112151944A (en) | Antenna module, electronic equipment and antenna frequency band adjusting method of electronic equipment | |
US11056781B2 (en) | Antenna and mobile terminal | |
EP2992568B1 (en) | System and method for mobile antenna with adjustable resonant frequencies and radiation pattern | |
US20220085486A1 (en) | Antenna device | |
US20240079761A1 (en) | Impedance Transitions Between Boards for Antennas | |
US20240079757A1 (en) | Wideband Antenna Structures in Corner of Electronic Device | |
US20240079786A1 (en) | Electronic Device Having Antenna Tuning Components Across a Knuckle | |
US20240079784A1 (en) | Electronic Device Having Compact Grounding Structure | |
US20240079766A1 (en) | Electronic Device with Multi-Feed Antenna Structures | |
US20240079779A1 (en) | Electronic Device with Antenna Grounding Through Sensor Module |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE APPLICATION HAS BEEN PUBLISHED |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR |
|
AX | Request for extension of the european patent |
Extension state: BA ME |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: REQUEST FOR EXAMINATION WAS MADE |
|
17P | Request for examination filed |
Effective date: 20181004 |
|
RBV | Designated contracting states (corrected) |
Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR |
|
GRAP | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOSNIGR1 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: GRANT OF PATENT IS INTENDED |
|
INTG | Intention to grant announced |
Effective date: 20200916 |
|
GRAS | Grant fee paid |
Free format text: ORIGINAL CODE: EPIDOSNIGR3 |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE PATENT HAS BEEN GRANTED |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR |
|
REG | Reference to a national code |
Ref country code: CH Ref legal event code: EP |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R096 Ref document number: 602016053007 Country of ref document: DE |
|
REG | Reference to a national code |
Ref country code: AT Ref legal event code: REF Ref document number: 1365646 Country of ref document: AT Kind code of ref document: T Effective date: 20210315 |
|
REG | Reference to a national code |
Ref country code: IE Ref legal event code: FG4D |
|
REG | Reference to a national code |
Ref country code: NL Ref legal event code: FP |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R081 Ref document number: 602016053007 Country of ref document: DE Owner name: INTEL CORPORATION, SANTA CLARA, US Free format text: FORMER OWNER: INTEL IP CORPORATION, SANTA CLARA, CA, US |
|
REG | Reference to a national code |
Ref country code: LT Ref legal event code: MG9D |
|
REG | Reference to a national code |
Ref country code: NL Ref legal event code: PD Owner name: INTEL CORPORATION; US Free format text: DETAILS ASSIGNMENT: CHANGE OF OWNER(S), ASSIGNMENT; FORMER OWNER NAME: INTEL IP CORPORATION Effective date: 20210623 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: NO Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210524 Ref country code: PT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210624 Ref country code: FI Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210224 Ref country code: GR Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210525 Ref country code: HR Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210224 Ref country code: LT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210224 Ref country code: BG Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210524 |
|
REG | Reference to a national code |
Ref country code: GB Ref legal event code: 732E Free format text: REGISTERED BETWEEN 20210715 AND 20210721 |
|
REG | Reference to a national code |
Ref country code: AT Ref legal event code: MK05 Ref document number: 1365646 Country of ref document: AT Kind code of ref document: T Effective date: 20210224 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: RS Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210224 Ref country code: PL Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210224 Ref country code: LV Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210224 Ref country code: SE Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210224 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: IS Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210624 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: AT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210224 Ref country code: SM Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210224 Ref country code: EE Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210224 Ref country code: CZ Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210224 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R097 Ref document number: 602016053007 Country of ref document: DE |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: DK Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210224 Ref country code: SK Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210224 Ref country code: RO Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210224 |
|
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: ES Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210224 Ref country code: AL Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210224 |
|
26N | No opposition filed |
Effective date: 20211125 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: SI Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210224 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: IT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210224 |
|
REG | Reference to a national code |
Ref country code: CH Ref legal event code: PL |
|
REG | Reference to a national code |
Ref country code: BE Ref legal event code: MM Effective date: 20210930 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: IS Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210624 Ref country code: MC Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210224 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: LU Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20210929 Ref country code: IE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20210929 Ref country code: BE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20210930 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: LI Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20210930 Ref country code: CH Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20210930 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: HU Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT; INVALID AB INITIO Effective date: 20160929 |
|
P01 | Opt-out of the competence of the unified patent court (upc) registered |
Effective date: 20230518 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: CY Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210224 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: NL Payment date: 20230825 Year of fee payment: 8 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: GB Payment date: 20230817 Year of fee payment: 8 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: FR Payment date: 20230821 Year of fee payment: 8 Ref country code: DE Payment date: 20230822 Year of fee payment: 8 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: MK Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210224 |