EP2761516A1 - Method and apparatus for low jitter distributed clock calibration - Google Patents
Method and apparatus for low jitter distributed clock calibrationInfo
- Publication number
- EP2761516A1 EP2761516A1 EP12807437.4A EP12807437A EP2761516A1 EP 2761516 A1 EP2761516 A1 EP 2761516A1 EP 12807437 A EP12807437 A EP 12807437A EP 2761516 A1 EP2761516 A1 EP 2761516A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- clock
- frequency
- pulse
- generator
- ref
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
Classifications
-
- G—PHYSICS
- G05—CONTROLLING; REGULATING
- G05F—SYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
- G05F1/00—Automatic systems in which deviations of an electric quantity from one or more predetermined values are detected at the output of the system and fed back to a device within the system to restore the detected quantity to its predetermined value or values, i.e. retroactive systems
- G05F1/10—Regulating voltage or current
- G05F1/46—Regulating voltage or current wherein the variable actually regulated by the final control device is dc
- G05F1/462—Regulating voltage or current wherein the variable actually regulated by the final control device is dc as a function of the requirements of the load, e.g. delay, temperature, specific voltage/current characteristic
-
- G—PHYSICS
- G05—CONTROLLING; REGULATING
- G05F—SYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
- G05F3/00—Non-retroactive systems for regulating electric variables by using an uncontrolled element, or an uncontrolled combination of elements, such element or such combination having self-regulating properties
- G05F3/02—Regulating voltage or current
- G05F3/08—Regulating voltage or current wherein the variable is dc
-
- G—PHYSICS
- G05—CONTROLLING; REGULATING
- G05F—SYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
- G05F3/00—Non-retroactive systems for regulating electric variables by using an uncontrolled element, or an uncontrolled combination of elements, such element or such combination having self-regulating properties
- G05F3/02—Regulating voltage or current
- G05F3/08—Regulating voltage or current wherein the variable is dc
- G05F3/10—Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics
- G05F3/16—Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices
- G05F3/20—Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices using diode- transistor combinations
- G05F3/26—Current mirrors
- G05F3/262—Current mirrors using field-effect transistors only
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/04—Generating or distributing clock signals or signals derived directly therefrom
- G06F1/08—Clock generators with changeable or programmable clock frequency
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/04—Generating or distributing clock signals or signals derived directly therefrom
- G06F1/10—Distribution of clock signals, e.g. skew
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K21/00—Details of pulse counters or frequency dividers
- H03K21/02—Input circuits
- H03K21/023—Input circuits comprising pulse shaping or differentiating circuits
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K23/00—Pulse counters comprising counting chains; Frequency dividers comprising counting chains
- H03K23/40—Gating or clocking signals applied to all stages, i.e. synchronous counters
- H03K23/50—Gating or clocking signals applied to all stages, i.e. synchronous counters using bi-stable regenerative trigger circuits
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K3/00—Circuits for generating electric pulses; Monostable, bistable or multistable circuits
- H03K3/01—Details
- H03K3/012—Modifications of generator to improve response time or to decrease power consumption
Definitions
- the present invention relates generally to integrated circuit design of a timing source adapted to generate a very accurate time reference over a significant time period, and, in particular, such a source usually operates continuously and is adapted to provide accurate low power operation.
- I may refer to the mutually exclusive boolean states as logic_0 and logic_l.
- logic_0 and logic_l are mutually exclusive boolean states.
- consistent system operation can be obtained by reversing the logic sense of all such signals, such that signals described herein as logically true become logically false and vice versa.
- specific voltage levels are selected to represent each of the logic states.
- Many systems require a timing source adapted to generate a very accurate time reference over a significant time period. Because such sources usually operate continuously, accurate low power operation is highly desirable.
- the high power consumption of current integrated circuit technology has become a critical problem for mobile electronics that must run for days, months, or even years on a single battery charge.
- an accurate clock generator is a key element in the overall design of integrated circuits. Such a clock generator may be used in an integrated circuit to dramatically reduce power consumption, significantly extend battery life, and reduce battery size and cost.
- I provide a clock calibration system to modify, as a function of an adjustment parameter ("AP"), a generated clock (“G-clock") having a selected frequency (“F") to produce a calibrated clock (“C-clock”) having a desired frequency.
- a C-clock calibrator develops a half clock (“H-clock") having a frequency substantially one- half (1 /2) the frequency of the G-clock and selectively over time the C-clock calibrator distributes pulse modifications in response to the AP, each modification performing a selected one of a pulse deletion and a pulse insertion in the H-clock to produce the C-clock.
- a trigger pulse (“T-pulse”) generator develops the H- clock and develops, as a function of the AP, a stream of T-pulses.
- a C-clock generator provides as the C-clock the H-clock, if a T-pulse in the T-pulse stream is negated and otherwise, either the G-clock or a predetermined logic level as a function of a value of a sign, s, of the AP ("AP S "), if the T-pulse in the T-pulse stream is asserted.
- the T-pulse generator develops from the G-clock a plurality, n, of Q-clocks, each being a respective sub-multiple of the G-clock divided by 2 [m:m+n l] , for an integer, m, and each comprising a plurality of Q-pulses each comprising a rising-edge and a falling-edge.
- the T-pulse generator develops H-clock from the G-clock and develops a T-pulse of predetermined duration from each clock cycle of each of the respective Q-clocks.
- the T-pulse generator combines selected T-pulses into the T-pulse stream.
- an adjustment parameter (“AP”) generator develops an AP, in a two's complement form, as a function of a frequency mismatch between a generated clock (“G-clock") having a selected frequency (“F”), and a reference clock (“R-clock”) of known frequency (“F REF ").
- G-clock generated clock
- R-clock reference clock
- P REF reference period generator
- An n+l-bit two's-complement counter counts the R-clock pulses during P REF , where the resulting count, will be the AP value. If the resulting count is positive, the AP value represents a number of pulses to be added to conform G-clock to R-clock. If the resulting count is negative, the AP value represents a number of edges to be deleted to conform G-clock to R-clock. If the resulting count is zero, the AP value represents that G-clock conforms to R-clock.
- a control enables the n+l-bit two's-complement counter to count edges of the R-clock to develop the AP, when the PREF is asserted.
- a multiple clock calibration system selectively modifies, as a function of an adjustment parameter ("AP C "), a generated clock (“G-clock") having a frequency (“F G ”) to produce a calibrated clock (“C-clock”) having a desired frequency, and further modifies, as a function of an adjustment parameter (“AP G "), a reference clock (“R-clock”) having a selected frequency (“F R ”) to produce the G-clock.
- AP C an adjustment parameter
- G-clock generated clock
- C-clock calibrated clock
- R-clock reference clock
- a C-clock calibrator develops a first half clock (“H-clockj") having a frequency substantially one-half (1 /2) the frequency of the G-clock; and selectively over time distributes pulse modifications in response to the AP C , each modification performing either a pulse deletion or a pulse insertion in the H-clockj to produce the C-clock.
- a G-clock generator develops a second half clock (“H-clock 2 ”) having a frequency substantially one-half (1 / 2) the frequency of the R-clock and selectively over time distributes pulse modifications in response to the AP G , each modification performing either a pulse deletion or a pulse insertion in the H-clock 2 to produce the G-clock.
- FIG. 1 illustrates, in block diagram form, a typical integrated system
- FIG. 2 illustrates, in block diagram form, a digital clock calibration circuit constructed in accordance with my invention
- FIG. 3 illustrates, in block diagram form, the T-pulse generator of Fig. 2;
- Fig. 4 illustrates, in timing diagram form, T-pulse generation by the T-pulse generator of Fig. 3;
- FIG. 5 illustrates, in flow diagram form, the sequencing of the operations in the T-pulse generator of Fig. 3;
- Fig. 6 illustrates, in block diagram form, the C-clock generator of Fig. 2;
- Fig. 7 illustrates, in timing diagram form, C-clock generation by the C- clock generator of Fig. 6;
- Fig. 8 illustrates, in flow diagram form, the sequencing of the operations in the C-clock generator of Fig. 6;
- FIG. 9 illustrates, in block diagram form, an AP generator constructed in accordance with my invention
- FIG. 10 illustrates, in flow diagram form, the sequencing of the operations in the AP generator shown in Fig. 9;
- FIG. 11 illustrates, in block diagram form, a hybrid clock generation system, constructed in accordance with my invention
- Fig. 12 illustrates, in flow diagram form, the sequencing of the operations in the hybrid clock generation system shown in Fig. 11;
- FIG. 13 illustrates, in block diagram form, a digital clock calibration circuit constructed in accordance with yet another embodiment of my invention.
- Fig. 14 illustrates, in flow diagram form, the sequencing of the operations in the digital clock calibration circuit shown in Fig. 13.
- Fig. 1 Shown in Fig. 1 is a typical system 10 comprising, inter alia, a clock management unit 12, a real time clock (“RTC") 14, and a power management unit 16.
- Fig. 2 Shown in Fig. 2 is a clock generation system 14 suitable for use as RTC 14, generally comprising: a G-clock generator 18 adapted to develop a generated clock, G-clock, having a selected frequency, F; and a clock calibrator 20 adapted to selectively modify G-clock as a function of an adjustment parameter ("AP") to produce a calibrated clock, C-clock, of a desired frequency.
- calibrator 20 further comprises a T-pulse generator 22 and a C-clock generator 24.
- calibrator 20 is adapted to implement a novel algorithm that I refer to as distributed pulse modification in accordance with which single cycle pulse modifications are selectively distributed over time, resulting in minimal jitter, excellent resolution, and an extended calibration range.
- my T-pulse generator 22 is adapted first to develop from G-clock a plurality, n, of Q-clocks, each being a respective sub-multiple of G-clock divided by 2 [m:m+n l] , for an integer, m (step 24 in Fig. 5).
- My T-pulse generator 22 is further adapted to develop H-clock, being 1 /2 the frequency of G-clock, i.e., F HALF . From each clock cycle of a respective Q-clock, T-pulse generator 22 then develops a single T-pulse of predetermined duration (step 26 in Fig. 5).
- T-pulse generator 22 initially develops each trigger pulse substantially equal to 1 ⁇ 2 the width of the highest frequency Q-clock. From a selected one of an asserted edge or a negated edge of each trigger pulse, T-pulses are developed to have a duration substantially equal to one H-clock cycle. Depending on the sign, s, of the AP value and respective bits of the AP value (as further explained below), T-pulse generator 22 will combine selected T-pulses into a single T-pulse stream.
- each Q-clock (comprising traces Q[m] through Q[m+5]) is divided by a next successive higher power of 2, which may be easily implemented in a low power ripple counter or by a synchronous counter. In many applications such a divider is required for other reasons and, if available for reuse, may add no additional cost.
- Each power of 2 division generates a particular frequency, F PWK2 , which generates one calibration T-pulse per cycle (comprising next 6 traces).
- the resolution of the calibration adjustment, resadj, created by each calibration T-pulse is given by the equation:
- Each successively lower frequency T-pulse stream creates a resolution adjustment of half the previous one.
- F HALF 64 Hz
- F PWK2 1 / 8K Hz (one cycle every 8,192 seconds).
- Each respective calibration T-pulse stream i.e., waveform
- F HALF is 64 Hz
- 15 bits of AP could be applied to sub-divided frequencies from 2 Hz to 1 / 8K Hz; this would provide a resolution adjustment of 2 ppm and a maximum adjustment range of 3.1%, with a maximum jitter of 1 / 64 second.
- the AP Since the C-clock may be faster or slower than the G-clock, the AP must be able to specify positive or negative calibration (step 28 in Fig. 5). Although I am aware of at least three feasible ways to specify the calibration to include both positive and negative values, i.e., sign-magnitude, one's complement or two's complement, I prefer the latter because it simplifies development of the AP (as will be explained below). Using two's complement form, the AP is interpreted as an n+1 bit two's complement value. If the sign bit is logic_0, indicating positive calibration (step 30 in Fig.
- each bit of the AP other than the sign bit selects the corresponding calibration T-pulse stream if it is a logic_l (step 32 in Fig. 5). If the sign bit is logic_l, indicating negative calibration (step 30 in Fig. 5), each bit of the AP other than the sign bit selects the corresponding calibration T-pulse stream if it is a logic_0 (step 36 in Fig. 5), and one additional calibration trigger is generated on every cycle (step 38 in Fig. 5); the optimal place to generate the additional trigger is at the rising edge of the lowest frequency clock (see, e.g., the "Q[m+5] Inv Trigger" trace).
- the bottom two waveforms in Fig. 4 illustrate two possible T-clock streams, each developed by a different AP.
- FIG. 5 Shown in Fig. 5, as described above, is the operational flow of my T-pulse generator illustrated in Fig. 3.
- my C-clock generator 40 is adapted first to perform two simultaneous selections depending on the state of the current T-pulse (steps 44 and 52 in Fig. 8): 1) the G-clock if asserted and H-clock if negated (step 48 in Fig. 8); and 2) a logic_l if asserted and H-clock if negated (step 48 in Fig. 8).
- C-clock generator 40 then forwards the T-pulse-selected signal as C-clock (step 50 in Fig. 8).
- C-clock is actually a calibrated version of H- clock.
- G-clock will always be at least twice the frequency of the desired calibrated C-clock.
- the 3rd and 4th traces in Fig. 7 illustrate the effect of a single T-pulse on C-clock for a positive AP (step 42 in Fig. 8); note the effective insertion of one additional rising edge as a result of replacing one H-clock cycle with two G-clock cycles (step 46 in Fig. 8).
- the 5th and 6th traces in Fig. 7 illustrate the effect of a single T-pulse on C-clock for a negative AP (step 42 in Fig. 8); note the effective deletion of one rising edge as a result of masking one full H-clock cycle (step 54 in Fig. 8).
- the effective deletion of one falling edge as a result of masking one full H-clock cycle may be accomplished with minimal logic changes to Fig. 6.
- the maximum jitter is the period of the H-clock.
- a reference period generator 58 periodically develops a specific reference period of length P REF with respect to the G-clock as follows:
- an n+l-bit two's-complement counter 60 is cleared (step 64 in Fig. 10). During that reference period, counter 60 counts rising edges of the R-clock (step 66 in Fig. 10). At the end of the reference period, the developed count directly represents the desired AP value (step 68 in Fig. 10). If the frequency of the G-clock and R-clock are exactly the same, then the count value, i.e., AP, will be exactly zero (0), indicating that G-clock conforms to R- clock (step 70 in Fig. 10).
- each AP X bit is selectively inverted depending on the AP S ; as a result of this inversion, counter 60 effectively down-counts from max-positive to min-positive and then, after sign overflow, up-counts from min-negative to max-negative.
- my embodiment does not require a programmable divider, and, thus, is both less complex and lower power.
- FIG. 10 Shown in Fig. 10, as described above, is the operational flow of my AP generator illustrated in Fig. 9.
- a hybrid clock generation system 76 constructed in accordance with my invention.
- I provide a high accuracy R-clock generator 78, such as a crystal oscillator, and a G-clock generator 18a, such as an RC oscillator.
- R-clock generator 78 and G-clock generator 18a may each be implemented as a crystal oscillator or an RC oscillator.
- G-clock generator 18a is enabled (step 82 in Fig. 12).
- control 80 enables R-clock generator 78 (step 84 in Fig.
- control 80 may disable the R-clock generator 78 (step 88 in Fig. 12).
- calibrator 20a uses the AP output by counter 60a to develop C-clock from G-clock generator 18a (step 90 in Fig. 12).
- control 80 periodically enables R-clock generator 78 again to cooperate with reference period generator 58a and counter 60a to develop a fresh AP for use by calibration logic 20a (return to step 84 in Fig. 12).
- control 80 enables R-clock generator 78 to cooperate with reference period generator 58a and counter 60a, based on an interrupt scheme, to develop a fresh AP for use by calibration logic 20a (return to step 84 in Fig. 12).
- an interrupt of such an interrupt scheme may occur at a predetermined selectable time interval.
- such an interrupt may be generated as a result of a sensor detecting that a circuit, system or environmental condition, e.g., temperature, exceeds a predetermined threshold.
- control 80 may be constructed so as selectively to couple counter 60a to a suitable external R-clock source (not shown).
- the R-clock source may be several powers of 2 faster than it would be in the typical case, and the reference period may be shortened by the same factor, while still preserving the calibration resolution (resadj).
- an on-chip R-clock generator 78 might run at 32 KHz and a reference period of 16 seconds would produce a resolution adjustment of roughly 2 ppm.
- an external R-clock source of 512 KHz would produce the same 2 ppm resolution, but with only a 1 second reference period.
- the reference period may be shortened further, resulting in a corresponding reduction of resadj.
- a benefit of such an approach is a faster adjustment time.
- this accelerated manufacturing calibration approach may be the only alternative in situations where a high accuracy reference clock is not available in normal operation.
- the initial manufacturing calibration is the only mechanism for developing the AP.
- the AP developed during manufacturing testing may be stored in an on-chip non-volatile memory element (not shown) for use during subsequent chip operation.
- FIG. 12 Shown in Fig. 12, as described above, is the operational flow of my hybrid clock generation system illustrated in Fig. 11.
- my distributed pulse modification method may be effectively applied to multiple clocks.
- my method may be first applied to develop an AP G for use by G-clock generator 18b (step 94 in Fig. 14) to modify a supplied R-clock to more precisely develop the G-clock (step 96 in Fig. 14); and then a second time to develop an AP C for use by calibrator 20b (step 98 in Fig. 14) to modify the G-clock to more precisely develop the C-clock (step 100 in Fig. 14).
- the AP G may be developed using a manual calibration process
- AP C may be developed in accordance with my automatic calibration method, although other alternative implementations are feasible.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Radar, Positioning & Navigation (AREA)
- Automation & Control Theory (AREA)
- Electromagnetism (AREA)
- General Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Nonlinear Science (AREA)
- Control Of Electrical Variables (AREA)
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
- Semiconductor Integrated Circuits (AREA)
- Manipulation Of Pulses (AREA)
Abstract
Description
Claims
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201161504223P | 2011-07-03 | 2011-07-03 | |
US13/401,268 US8924765B2 (en) | 2011-07-03 | 2012-02-21 | Method and apparatus for low jitter distributed clock calibration |
PCT/US2012/045074 WO2013006481A1 (en) | 2011-07-03 | 2012-06-29 | Method and apparatus for low jitter distributed clock calibration |
Publications (2)
Publication Number | Publication Date |
---|---|
EP2761516A1 true EP2761516A1 (en) | 2014-08-06 |
EP2761516A4 EP2761516A4 (en) | 2015-12-16 |
Family
ID=47390005
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP12807437.4A Withdrawn EP2761516A4 (en) | 2011-07-03 | 2012-06-29 | Method and apparatus for low jitter distributed clock calibration |
EP12807443.2A Withdrawn EP2825927A4 (en) | 2011-07-03 | 2012-06-29 | Low power tunable reference current generator |
EP12807162.8A Withdrawn EP2729860A4 (en) | 2011-07-03 | 2012-06-29 | Low power tunable reference voltage generator |
Family Applications After (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP12807443.2A Withdrawn EP2825927A4 (en) | 2011-07-03 | 2012-06-29 | Low power tunable reference current generator |
EP12807162.8A Withdrawn EP2729860A4 (en) | 2011-07-03 | 2012-06-29 | Low power tunable reference voltage generator |
Country Status (3)
Country | Link |
---|---|
US (4) | US8924765B2 (en) |
EP (3) | EP2761516A4 (en) |
WO (3) | WO2013006481A1 (en) |
Families Citing this family (28)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9288082B1 (en) | 2010-05-20 | 2016-03-15 | Kandou Labs, S.A. | Circuits for efficient detection of vector signaling codes for chip-to-chip communication using sums of differences |
US9077386B1 (en) * | 2010-05-20 | 2015-07-07 | Kandou Labs, S.A. | Methods and systems for selection of unions of vector signaling codes for power and pin efficient chip-to-chip communication |
US8924765B2 (en) * | 2011-07-03 | 2014-12-30 | Ambiq Micro, Inc. | Method and apparatus for low jitter distributed clock calibration |
UY34573A (en) | 2012-01-27 | 2013-06-28 | Gilead Sciences Inc | QUINASE INHIBITOR REGULATING THE APOPTOSIS SIGNAL |
KR102294747B1 (en) * | 2013-11-27 | 2021-08-30 | 삼성전자 주식회사 | Method and apparatus for connecting wireless lanof multi sim terminal |
US10003315B2 (en) | 2016-01-25 | 2018-06-19 | Kandou Labs S.A. | Voltage sampler driver with enhanced high-frequency gain |
US10003454B2 (en) | 2016-04-22 | 2018-06-19 | Kandou Labs, S.A. | Sampler with low input kickback |
WO2017185070A1 (en) | 2016-04-22 | 2017-10-26 | Kandou Labs, S.A. | Calibration apparatus and method for sampler with adjustable high frequency gain |
EP3236224B1 (en) * | 2016-04-22 | 2018-12-19 | NXP USA, Inc. | Temperature sensor and calibration method thereof having high accuracy |
US9966900B2 (en) | 2016-08-16 | 2018-05-08 | Silicon Laboratories Inc. | Apparatus for oscillator with improved precision and associated methods |
US10200218B2 (en) | 2016-10-24 | 2019-02-05 | Kandou Labs, S.A. | Multi-stage sampler with increased gain |
US10050632B2 (en) * | 2016-12-30 | 2018-08-14 | Texas Instruments Incorporated | Counter-based SYSREF implementation |
US11680101B2 (en) | 2017-01-27 | 2023-06-20 | Kymab Limited | Anti-OPG antibodies |
US10931249B2 (en) | 2018-06-12 | 2021-02-23 | Kandou Labs, S.A. | Amplifier with adjustable high-frequency gain using varactor diodes |
WO2019241081A1 (en) | 2018-06-12 | 2019-12-19 | Kandou Labs, S.A. | Passive multi-input comparator for orthogonal codes on a multi-wire bus |
WO2020055888A1 (en) | 2018-09-10 | 2020-03-19 | Kandou Labs, S.A. | Programmable continuous time linear equalizer having stabilized high-frequency peaking for controlling operating current of a slicer |
US10680634B1 (en) | 2019-04-08 | 2020-06-09 | Kandou Labs, S.A. | Dynamic integration time adjustment of a clocked data sampler using a static analog calibration circuit |
US10721106B1 (en) | 2019-04-08 | 2020-07-21 | Kandou Labs, S.A. | Adaptive continuous time linear equalization and channel bandwidth control |
US10608849B1 (en) | 2019-04-08 | 2020-03-31 | Kandou Labs, S.A. | Variable gain amplifier and sampler offset calibration without clock recovery |
US10574487B1 (en) | 2019-04-08 | 2020-02-25 | Kandou Labs, S.A. | Sampler offset calibration during operation |
US10886919B1 (en) * | 2019-12-05 | 2021-01-05 | Arm Limited | Clock adjusting techniques |
CN111062176B (en) * | 2019-12-09 | 2023-09-22 | 国网山西省电力公司长治供电公司 | Low-voltage user loop impedance binary linear model construction and solving method |
CN113641077B (en) * | 2020-04-27 | 2024-03-19 | 联华电子股份有限公司 | Method for stabilizing band gap voltage |
CN112229469A (en) * | 2020-10-20 | 2021-01-15 | 苏州工业园区清源华衍水务有限公司 | Remote-transmission valve-controlled water meter |
US11303484B1 (en) | 2021-04-02 | 2022-04-12 | Kandou Labs SA | Continuous time linear equalization and bandwidth adaptation using asynchronous sampling |
US11374800B1 (en) | 2021-04-14 | 2022-06-28 | Kandou Labs SA | Continuous time linear equalization and bandwidth adaptation using peak detector |
US11456708B1 (en) | 2021-04-30 | 2022-09-27 | Kandou Labs SA | Reference generation circuit for maintaining temperature-tracked linearity in amplifier with adjustable high-frequency gain |
CN115037285A (en) * | 2022-05-26 | 2022-09-09 | 深圳数马电子技术有限公司 | Clock calibration device, equipment and method |
Family Cites Families (51)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB1197991A (en) * | 1967-08-17 | 1970-07-08 | Standard Telephones Cables Ltd | Data Processing Equipment |
GB1560233A (en) * | 1977-02-02 | 1980-01-30 | Marconi Co Ltd | Frequency synthesisers |
US4261044A (en) * | 1979-11-05 | 1981-04-07 | Texas Instruments Incorporated | Temperature compensated magnetic bubble memory sense amplifier |
US4712078A (en) * | 1985-03-27 | 1987-12-08 | The United States Of America As Represented By The Secretary Of The Air Force | Dielectric resonator oscillators with digital temperature compensation |
JPH0679263B2 (en) * | 1987-05-15 | 1994-10-05 | 株式会社東芝 | Reference potential generation circuit |
US5043992A (en) * | 1989-10-06 | 1991-08-27 | At&T Bell Laboratories | Laser driver with temperature compensation |
JP3012357B2 (en) * | 1991-05-29 | 2000-02-21 | 日本電気株式会社 | Shift amount detection circuit |
US5281906A (en) * | 1991-10-29 | 1994-01-25 | Lattice Semiconductor Corporation | Tunable voltage reference circuit to provide an output voltage with a predetermined temperature coefficient independent of variation in supply voltage |
US5262716A (en) * | 1992-04-21 | 1993-11-16 | Hewlett-Packard Company | Tester calibration procedure which includes fixturing |
JP3318363B2 (en) * | 1992-09-02 | 2002-08-26 | 株式会社日立製作所 | Reference voltage generation circuit |
US5777869A (en) * | 1994-12-09 | 1998-07-07 | The University Of Akron | Relay ladder control system for simulation and monitoring |
US5805923A (en) * | 1995-05-26 | 1998-09-08 | Sony Corporation | Configurable power management system having a clock stabilization filter that can be enabled or bypassed depending upon whether a crystal or can oscillator is used |
US5614816A (en) * | 1995-11-20 | 1997-03-25 | Motorola Inc. | Low voltage reference circuit and method of operation |
US5629612A (en) * | 1996-03-12 | 1997-05-13 | Maxim Integrated Products, Inc. | Methods and apparatus for improving temperature drift of references |
KR100514549B1 (en) * | 1997-07-07 | 2005-09-14 | 토릭 리미티드 | Missing pulse detector |
JP3586073B2 (en) * | 1997-07-29 | 2004-11-10 | 株式会社東芝 | Reference voltage generation circuit |
FR2772155B1 (en) * | 1997-12-10 | 2000-02-11 | Matra Mhs | DEVICE FOR GENERATING A CONTINUOUS REFERENCE VOLTAGE |
US6133780A (en) * | 1999-06-04 | 2000-10-17 | Taiwan Semiconductor Manufacturing Corporation | Digitally tunable voltage reference using a neuron MOSFET |
US6548840B1 (en) * | 2000-04-03 | 2003-04-15 | Hrl Laboratories, Llc | Monolithic temperature compensation scheme for field effect transistor integrated circuits |
US6545950B1 (en) * | 2000-05-16 | 2003-04-08 | Ericsson Inc. | Methods, systems, wireless terminals, and computer program products for calibrating an electronic clock using a base reference signal and a non-continuous calibration reference signal having greater accuracy than the base reference signal |
DE10029421C2 (en) | 2000-06-15 | 2002-07-11 | Infineon Technologies Ag | Calibration device and method for clock generation on an integrated circuit |
FR2831968B1 (en) | 2001-11-06 | 2004-06-25 | St Microelectronics Sa | DEVICE FOR CALIBRATING A CLOCK SIGNAL |
US6737909B2 (en) * | 2001-11-26 | 2004-05-18 | Intel Corporation | Integrated circuit current reference |
US6922045B2 (en) * | 2002-02-13 | 2005-07-26 | Primarion, Inc. | Current driver and method of precisely controlling output current |
US6791865B2 (en) * | 2002-09-03 | 2004-09-14 | Hewlett-Packard Development Company, L.P. | Memory device capable of calibration and calibration methods therefor |
KR100588339B1 (en) * | 2004-01-07 | 2006-06-09 | 삼성전자주식회사 | Current reference circuit with voltage-current converter having auto-tuning function |
KR100733184B1 (en) * | 2004-01-09 | 2007-06-28 | 주식회사 아도반테스토 | Timing clock calibration method |
US6853698B1 (en) * | 2004-04-20 | 2005-02-08 | Xilinx, Inc. | Ripple counter circuits and methods providing improved self-testing functionality |
KR100684063B1 (en) * | 2004-11-17 | 2007-02-16 | 삼성전자주식회사 | Tunable reference voltage generator |
WO2008002653A2 (en) * | 2006-06-28 | 2008-01-03 | University Of Utah Research Foundation | System and method for precise absolute time event generation and capture |
US7797118B2 (en) * | 2006-10-03 | 2010-09-14 | Analog Devices, Inc. | Real-time clock calibration method and system |
JP5252822B2 (en) * | 2007-03-30 | 2013-07-31 | キヤノン株式会社 | Light emitting element drive circuit |
DE602007010249D1 (en) * | 2007-05-18 | 2010-12-16 | St Microelectronics Sa | Digitizer for a digital receiving system |
US7764131B1 (en) * | 2008-09-23 | 2010-07-27 | Silicon Labs Sc, Inc. | Precision, temperature stable clock using a frequency-control circuit and dual oscillators |
EP2335354A1 (en) * | 2008-09-30 | 2011-06-22 | Rambus Inc. | Signal calibration methods and apparatuses |
US20100259315A1 (en) * | 2009-04-08 | 2010-10-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Circuit and Methods for Temperature Insensitive Current Reference |
CN102483634B (en) * | 2009-06-26 | 2015-01-07 | 密执安州立大学董事会 | Reference voltage generator having a two transistor design |
US8330445B2 (en) * | 2009-10-08 | 2012-12-11 | Intersil Americas Inc. | Circuits and methods to produce a VPTAT and/or a bandgap voltage with low-glitch preconditioning |
US8437171B1 (en) * | 2009-12-31 | 2013-05-07 | Adesto Technologies Corporation | Methods and circuits for temperature varying write operations of programmable impedance elements |
US8487660B2 (en) * | 2010-10-19 | 2013-07-16 | Aptus Power Semiconductor | Temperature-stable CMOS voltage reference circuits |
US8610421B2 (en) * | 2010-12-22 | 2013-12-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Current generator and method of operating |
US9147443B2 (en) * | 2011-05-20 | 2015-09-29 | The Regents Of The University Of Michigan | Low power reference current generator with tunable temperature sensitivity |
US8924765B2 (en) * | 2011-07-03 | 2014-12-30 | Ambiq Micro, Inc. | Method and apparatus for low jitter distributed clock calibration |
US8461912B1 (en) * | 2011-12-20 | 2013-06-11 | Atmel Corporation | Switched-capacitor, curvature-compensated bandgap voltage reference |
US8841938B2 (en) * | 2013-01-11 | 2014-09-23 | Hon Hai Precision Industry Co., Ltd. | Voltage to current converter |
US9323275B2 (en) * | 2013-12-11 | 2016-04-26 | Analog Devices Global | Proportional to absolute temperature circuit |
FR3023998B1 (en) * | 2014-07-18 | 2018-03-23 | Thales Sa | METHOD FOR DIGITAL COMPENSATION OF TEMPERATURE-BASED CHANGES IN THE ELECTRICAL SIZE OF AN INBOAT SPACE RADIO FREQUENCY TELECOMMUNICATIONS EQUIPMENT |
US9608586B2 (en) * | 2014-09-25 | 2017-03-28 | Qualcomm Incorporated | Voltage-to-current converter |
US20170255220A1 (en) * | 2016-03-02 | 2017-09-07 | Qualcomm Incorporated | Crystal-less clock that is invariant with process, supply voltage, and temperature |
US10037045B2 (en) * | 2016-10-03 | 2018-07-31 | Micron Technology, Inc. | Systems and apparatuses for a configurable temperature dependent reference voltage generator |
US10461700B2 (en) * | 2016-11-11 | 2019-10-29 | Skyworks Solutions, Inc. | Temperature compensated oscillator |
-
2012
- 2012-02-21 US US13/401,268 patent/US8924765B2/en active Active
- 2012-06-29 EP EP12807437.4A patent/EP2761516A4/en not_active Withdrawn
- 2012-06-29 EP EP12807443.2A patent/EP2825927A4/en not_active Withdrawn
- 2012-06-29 WO PCT/US2012/045074 patent/WO2013006481A1/en active Application Filing
- 2012-06-29 US US14/342,189 patent/US10013006B2/en active Active
- 2012-06-29 WO PCT/US2012/045077 patent/WO2013006482A1/en active Application Filing
- 2012-06-29 WO PCT/US2012/045113 patent/WO2013006493A1/en active Application Filing
- 2012-06-29 US US14/342,177 patent/US9939826B2/en active Active
- 2012-06-29 EP EP12807162.8A patent/EP2729860A4/en not_active Withdrawn
-
2018
- 2018-01-08 US US15/864,162 patent/US10509427B2/en active Active
Also Published As
Publication number | Publication date |
---|---|
US20130002314A1 (en) | 2013-01-03 |
US10013006B2 (en) | 2018-07-03 |
US20180157285A1 (en) | 2018-06-07 |
EP2825927A4 (en) | 2016-04-27 |
US10509427B2 (en) | 2019-12-17 |
WO2013006481A1 (en) | 2013-01-10 |
US20140312876A1 (en) | 2014-10-23 |
US8924765B2 (en) | 2014-12-30 |
US9939826B2 (en) | 2018-04-10 |
WO2013006493A1 (en) | 2013-01-10 |
EP2825927A1 (en) | 2015-01-21 |
US20140218071A1 (en) | 2014-08-07 |
EP2761516A4 (en) | 2015-12-16 |
WO2013006482A1 (en) | 2013-01-10 |
EP2729860A4 (en) | 2015-08-12 |
EP2729860A1 (en) | 2014-05-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8924765B2 (en) | Method and apparatus for low jitter distributed clock calibration | |
US9939839B2 (en) | Low power automatic calibration method for high frequency oscillators | |
CN105021972B (en) | aging detection circuit and method thereof | |
US9628089B1 (en) | Supply voltage tracking clock generator in adaptive clock distribution systems | |
US9484895B2 (en) | Self-adjusting duty cycle tuner | |
CN107817871B (en) | Frequency offset correction accuracy for real-time clocks | |
US8629694B1 (en) | Method and apparatus of voltage scaling techniques | |
WO2019061077A1 (en) | Pulse width modification circuit, pulse width modification method, and electronic apparatus | |
US8786347B1 (en) | Delay circuits for simulating delays based on a single cycle of a clock signal | |
US20110187419A1 (en) | Semiconductor integrated circuit and voltage controller therewith | |
US9035710B2 (en) | PWM signal generating circuit, printer, and PWM signal generating method | |
US7831006B2 (en) | Circuit to reduce transient current swings during mode transitions of high frequency/high power chips | |
KR20030017527A (en) | Baud rate generator with fractional devider | |
US9621040B2 (en) | PWM signal generator and switching power supply device having same | |
JPH1117531A (en) | Digital delay circuit and digital pll circuit | |
US9075590B2 (en) | Voltage identification definition reference voltage generation circuit and boot voltage generating method thereof | |
JPH10322174A (en) | Frequency-multiplying circuit | |
US9036754B2 (en) | Circuit for a radio system, use and method for operation | |
US20120072760A1 (en) | Timer, method of implementing system time using a timer, and integrated circuit device including the same | |
US7350096B2 (en) | Circuit to reduce power supply fluctuations in high frequency/ high power circuits | |
US9547028B2 (en) | Electronic device and method | |
US7321651B2 (en) | High frequency circuit capable of error detection and correction of code patterns running at full speed | |
JP2011109161A (en) | Temperature compensation type oscillator, method of compensating temperature, and temperature compensation program | |
EP2948952A1 (en) | Power management for a memory device | |
JP2006121178A (en) | Clock signal output circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17P | Request for examination filed |
Effective date: 20140430 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR |
|
DAX | Request for extension of the european patent (deleted) | ||
RA4 | Supplementary search report drawn up and despatched (corrected) |
Effective date: 20151118 |
|
RIC1 | Information provided on ipc code assigned before grant |
Ipc: H03K 21/00 20060101ALI20151112BHEP Ipc: H03K 3/012 20060101ALI20151112BHEP Ipc: G06F 1/08 20060101ALI20151112BHEP Ipc: G05F 1/10 20060101AFI20151112BHEP Ipc: G05F 1/46 20060101ALI20151112BHEP Ipc: H03K 23/50 20060101ALI20151112BHEP Ipc: H03K 21/02 20060101ALI20151112BHEP Ipc: G05F 3/08 20060101ALI20151112BHEP Ipc: G06F 1/10 20060101ALI20151112BHEP |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN |
|
18D | Application deemed to be withdrawn |
Effective date: 20160615 |