EP1844381A2 - Standard cmos low-noise high psrr low drop-out regulator with new dynamic compensation - Google Patents
Standard cmos low-noise high psrr low drop-out regulator with new dynamic compensationInfo
- Publication number
- EP1844381A2 EP1844381A2 EP06717728A EP06717728A EP1844381A2 EP 1844381 A2 EP1844381 A2 EP 1844381A2 EP 06717728 A EP06717728 A EP 06717728A EP 06717728 A EP06717728 A EP 06717728A EP 1844381 A2 EP1844381 A2 EP 1844381A2
- Authority
- EP
- European Patent Office
- Prior art keywords
- pole
- transistor
- amplifier
- regulator circuit
- load current
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
Classifications
-
- G—PHYSICS
- G05—CONTROLLING; REGULATING
- G05F—SYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
- G05F1/00—Automatic systems in which deviations of an electric quantity from one or more predetermined values are detected at the output of the system and fed back to a device within the system to restore the detected quantity to its predetermined value or values, i.e. retroactive systems
- G05F1/10—Regulating voltage or current
- G05F1/46—Regulating voltage or current wherein the variable actually regulated by the final control device is DC
- G05F1/56—Regulating voltage or current wherein the variable actually regulated by the final control device is DC using semiconductor devices in series with the load as final control devices
- G05F1/565—Regulating voltage or current wherein the variable actually regulated by the final control device is DC using semiconductor devices in series with the load as final control devices sensing a condition of the system or its load in addition to means responsive to deviations in the output of the system, e.g. current, voltage, power factor
-
- G—PHYSICS
- G05—CONTROLLING; REGULATING
- G05F—SYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
- G05F1/00—Automatic systems in which deviations of an electric quantity from one or more predetermined values are detected at the output of the system and fed back to a device within the system to restore the detected quantity to its predetermined value or values, i.e. retroactive systems
- G05F1/10—Regulating voltage or current
- G05F1/46—Regulating voltage or current wherein the variable actually regulated by the final control device is DC
- G05F1/56—Regulating voltage or current wherein the variable actually regulated by the final control device is DC using semiconductor devices in series with the load as final control devices
- G05F1/575—Regulating voltage or current wherein the variable actually regulated by the final control device is DC using semiconductor devices in series with the load as final control devices characterised by the feedback circuit
Definitions
- the present invention is related to integrated circuits . More specifically, the present invention is an apparatus and method for a voltage regulator circuit .
- Low drop-out (LDO) voltage regulators are implemented in a variety of circuit applications to provide regulated power supplies . Increased regulator performance is especially being demanded in mobile battery-operated products such as cellular phones , pagers , camcorders , and laptop computers . For these products , regulators having a high power supply rej ection ratio (PSRR) to yield low noise and ripple are needed. Regulators of this type are preferentially fabricated in standard low-cost CMOS processes , making them difficult to realize with the required performance characteristics .
- PSRR power supply rej ection ratio
- the gain-bandwidth product of an amplifier is the product of the amplifier' s dc gain and its cutoff frequency, which for LDO applications is typically 1 MHz or lower .
- the required first stage amplifier performance can be achieved by a large dc gain, or by a high cutoff frequency .
- Allen proposes a circuit structure using a current efficient buffer and a current boosted pass device to realize a low quiescent current LDO regulator for low voltage operation .
- Allen proposes a circuit structure using pole-zero doublet generation to increase the bandwidth for dynamic load regulation .
- the current efficient buffer circuit requires NPN bipolar transistors to avoid creation of a parasitic pole at the output of an error amplifier within the circuit .
- the structure based on the pole- zero doublet can be stabilized if the dc open-loop gain is relatively small (e . g . , 50 dB for a high current load) .
- the dc value of the PSRR is proportional to the inverse of the open-loop gain of the regulator, the dc value of the PSRR for this design cannot exceed 50 dB .
- the Miller compensation method creates an internal pole .
- the pole of the first stage has to be as high as possible .
- the PSRR performance . of this circuit structure is compromised .
- the noise performance of the regulator is also reduced .
- a low drop-out (LDO) regulator circuit 100 as known in the prior art comprises a first amplifier stage 110 and a second amplifier stage 120.
- the first amplifier stage 110 includes PMOS transistors P112 , P116 , and P118 , diode-connected NMOS transistor N116 and NMOS transistor N118.
- the second amplifier stage 120 includes diode-connected PMOS transistors P122 and P126 , PMOS transistor P124 , diode- connected NMOS transistor N124 and NMOS transistors N122 and N126.
- the second amplifier stage 120 further includes PMOS power transistor P128.
- Resistive divider circuit comprising a resistor Rl and a resistor R2 is coupled to an output controlled voltage node V 0U ⁇ -
- the ratio of the resistor Rl to the resistor R2 controls a proportion of the potential on the output controlled voltage node V O u ⁇ which is fed back to the first amplifier stage .
- the output voltage of the regulator circuit 100 can be programmed .
- a current load I L is coupled to the output controlled voltage node V O u ⁇ / representing an electrical load being powered by the regulator circuit 100 and requiring a consistent operating voltage .
- An external decoupling capacitance C L with an associated equivalent series resistance (ESR) R s is connected in parallel with the current load I L .
- Skilled artisans will recognize that a plurality of applications exist , such as the operation of microprocessor circuits , mixed signal circuits , memory circuits , and others , which can replace the generic current load I L attached to the regulator circuit 100 in practical use .
- a dominant pole pi of the regulator response is determined by the external decoupling capacitance C L as :
- gd P i 2 8 represents the output admittance of PMOS power transistor P128.
- the output admittance gd P128 can be expressed as a function of the current load I 1 , and a channel modulation parameter, ⁇ , of PMOS power transistor P128 :
- the pole frequency can be approximated as :
- ⁇ is of the order of 0.1 V "1 and typical low-noise regulator applications employ a resistive divider such that (Rl + R2 ) is of the order of 100 k ⁇ .
- formula (3 ) is valid for load currents which are large in comparison with approximately 100 ⁇ A.
- gm represents the transconductance of the associated subscripted transistor name , e . g . , gm P ii 8 represents the transconductance of PMOS transistor P118.
- gd represents the output admittance of the associated subscripted transistor name, e . g . , gdpiia represents the output admittance of PMOS transistor P118.
- the parameters ki and k 2 represent width ratios of current mirror transistors , such that and where W indicates the channel width of the associated subscripted transistor name .
- the variable L in formula (5) represents the channel length of the associated subscripted transistor name , i . e . , L N12 2 is the channel length of the NMOS transistor N122.
- the parameter K n in formula (5) is the transconductance parameter for the NMOS transistors , and can be further represented as where /X n is the carrier mobility for electrons and C 0x is the capacitance per unit area of the gate oxide .
- the parameter ⁇ is a fraction of the current load I L flowing in PMOS transistor
- a second pole p2 is introduced into the regulator open-loop response as a result of the large output impedance of the first amplifier stage 110 and an input capacitance C 11122 , associated with the second amplifier stage 120.
- the second pole p2 value can be expressed as :
- the capacitance C N122 is determined by the gate- to-source capacitance and Miller gate-to-drain capacitance of the NMOS transistor N122 according to :
- Equation (8) is the transconductance parameter for PMOS transistors
- ⁇ p is the carrier mobility for holes
- C 0x is the capacitance per unit area of the gate oxide
- CgSm 22 is the gate-to-source capacitance for NMOS transistor N122
- Cgd N122 is the gate-to-drain capacitance for NMOS transistor N122.
- Formula (8) shows that Cu 122 / and thus p2 , are not a function of current load I L , whereas the dominant pole pi and the dc gain G DC depend upon I L .
- pole p2 is typically at a frequency lower than 100 kHz , and therefore below the unity gain frequency. This makes the system transfer function second order and unstable .
- the regulator circuit 100 configures the first amplifier stage 110 with high dc gain .
- the pole p 2 is preferably as high in frequency as possible .
- the approach employed in the regulator circuit 100 is to add a zero in the feedback loop to stabilize the system. The zero is implemented by means of zero stabilizing resistor R115 and zero stabilizing capacitor C115 at the output of the first amplifier stage 110.
- the resistor R115 and the capacitor C115 series configuration create a pole-zero doublet (pc , zc) in the open-loop transfer function.
- the zero zc is placed after the unity gain frequency (UGF) such that the open-loop gain crosses the 0 dB axis with a -20 dB per decade slope .
- the zero stabilizing capacitor C115 is chosen to have a low value to reduce the frequency of the pole p2 of the first amplifier stage 110 according to :
- pole-zero doublet ( 10 )
- pole p3 is realized by the gate node of the PMOS output transistor P128.
- UPF unity-gain frequency
- the boost technique in the regulator circuit 100 a fraction of the current load I L is sourced into the bulk terminal (not shown) of the diode-connected PMOS transistor P126. Typically, the current fraction is between 1/1000 and 1/100.
- the threshold voltage of the diode-connected PMOS transistor P126 and the PMOS power transistor P128 is effectively lowered, producing an increase in the conductance of PMOS power transistor P128 and an increase in the associated pole p3 frequency.
- the current mirrors of ratio ki and k 2 are implemented to reduce the current in the NMOS transistor N122. Reduction of the current in the NMOS transistor N122 enables the W/L ratio W N I 2 2/LNI22 to be reduced, thereby _ g -
- the architecture of the regulator circuit 100 results in the gate node of PMOS power transistor P128 acting as a low impedance net due to the action of the diode-connected PMOS transistor P126 according to the relation :
- the boost technique consists of increasing a , thereby increasing gm P i 2G -
- the third pole value can be expressed as a function of current load I L :
- Cgspi 28 is the gate-to-source capacitance of PMOS power transistor P128 and Cgd P i 28 is the gate-to-drain capacitance of the PMOS power transistor P128.
- the PMOS power transistor P128 operates in the saturation region, so the following relations apply :
- Formula (15) shows that the third pole p3 is an increasing function of the current load I L .
- the current ratio a is preferentially large enough to ensure p3 is higher than the unity-gain frequency (UGF) of the open- loop, so that p3 does not alter the regulator stability.
- UPF unity-gain frequency
- Increasing the current ratio ⁇ requires a compromise between the phase margin and the current efficiency performance of the regulator circuit 100.
- transfer function pole p2 , zero zc , and pole pc have been shown to be independent of I L by formulae (9) , (10 ) , and (11) respectively.
- the dc gain G D c is a function of
- Formula 16 implicitly shows that the unity gain frequency (UGF) and hence the regulator stability, depends on the current load I L . It becomes difficult to maintain stability when large variations in current load 1 1 , are desired .
- the present invention is an apparatus and method for an improved voltage regulator .
- a low drop-out (LDO) regulator fabricated in a standard CMOS process , with new dynamic compensation, low noise , high open-loop gain, and high PSRR is introduced in the present invention .
- the regulator has a small silicon area requirement because it uses a low value internal compensation capacitor.
- the architecture stabilizes the regulator operation without altering the noise , power supply rej ection ratio (PSRR) , or quiescent current performance .
- the circuit architecture of the present invention makes a pole- zero doublet frequency and unity gain frequency (UGF) of the regulator vary at the same rate with respect to a current load I L ; in particular, the pole-zero doublet frequency and the unity gain frequency are made to vary in proportion to the square root of the load current (i . e . , ⁇ /I L ) .
- the variation is accomplished by making a zero stabilizing resistor Rz and first stage amplifier gain a decreasing function of I L .
- the zero stabilizing resistor Rz is realized by means of an NMOS transistor having a gate terminal connected to a voltage which is dependent upon the current load I L .
- the control of the first stage amplifier gain is accomplished by means of a PMOS transistor P214 (FIG . 2 ) to source an additional bias current .
- the gate terminal of the PMOS transistor P214 is connected to a potential which is dependent upon the current load I L .
- FIG . 1 is a circuit schematic of a low drop-out (LDO) regulator as known in the prior art .
- LDO low drop-out
- FIG . 2 is an exemplary circuit schematic of a low drop-out (LDO) regulator according to the present invention.
- FIG . 3 is a conceptual gain vs . frequency plot of a regulator circuit according to the present invention .
- FIG. 4 is a simulated frequency response plot of a regulator circuit in accordance with the present invention .
- exemplary regulator circuit 200 comprises a first amplifier stage 210 and a second amplifier stage 220.
- the first amplifier stage 210 comprises PMOS transistors P212 , P214 , P216 , and P218.
- the first amplifier stage 210 further comprises a zero stabilizing capacitor C215 , diode-connected NMOS transistor N216 , resistor-like NMOS transistor N215 and NMOS transistor N218.
- the second amplifier stage 220 comprises diode-connected PMOS transistors P222 and P226 , a PMOS transistor P224 , a PMOS power transistor P228 , a diode-connected NMOS transistor N224 , and NMOS transistors N222 and N226.
- the PMOS transistor P212 has its source terminal coupled to a first power supply potential VDD, its gate terminal coupled to a constant bias potential , and its drain terminal coupled to a drain terminal of PMOS transistor P214.
- the drain terminal of PMOS transistor P212 is further coupled to the source terminal of PMOS transistor P216 and to the source terminal of PMOS transistor P218.
- the PMOS transistor P214 has its source terminal coupled to the first power supply potential VDD, and its gate terminal coupled to the gate terminal of the PMOS transistor P222 and to the gate terminal of the PMOS transistor P224.
- the PMOS transistor P216 has its gate terminal coupled to an input control voltage node VIN, and its drain terminal coupled to the drain and to the gate terminal of the diode-connected NMOS transistor N216.
- the gate terminal of the diode-connected NMOS transistor P216 is further coupled to the gate terminal of the NMOS transistor N218.
- the diode-connected NMOS transistor N216 and the NMOS transistor N218 are configured to form a current mirror, which is characterized by a tendency to maintain a constant ratio of drain currents between the transistors comprising the current mirror .
- the PMOS transistor P218 has its drain terminal coupled to the drain terminal of the NMOS transistor N218 , to the gate terminal of the NMOS transistor N222 , and to a first terminal of the zero stabilizing capacitor C215.
- the diode-connected NMOS transistor N216 , the NMOS transistor N218 , and the resistor-like NMOS transistor N215 have their source terminals coupled to a second power supply potential GND .
- the resistor-like NMOS transistor N215 has its drain terminal coupled to a second terminal of the zero stabilizing capacitor C215.
- the gate terminal of the resistor-like NMOS transistor N215 is coupled to the gate terminal of the diode-connected NMOS transistor N224 and to the gate terminal of the NMOS transistor N226.
- the source terminals of the diode-connected PMOS transistors P222 and P226 , the source terminal of PMOS transistor P224 , and the source terminal of PMOS power transistor P228 are coupled to the first power supply potential VDD .
- the drain terminal and the gate terminal of the diode-connected PMOS transistor P222 are coupled to each other, to the gate terminal of the PMOS transistor P224 , and to the drain terminal of the NMOS transistor N222.
- Skilled artisans will recognize that the diode-connected PMOS transistor P222 , the PMOS transistor P224 , and the PMOS transistor P214 are configured in the form of a current mirror . In the analyses to follow infra, it is assumed that the current mirror ratio ki applies such that Furthermore, a current mirror ratio is assumed to apply .
- the gate terminal and the drain terminal of the diode-connected NMOS transistor N224 are coupled to each other, to the drain terminal of the PMOS transistor P224 , to the gate terminal of the NMOS transistor N226 , and to the gate terminal of the resistor-like NMOS transistor N215.
- the source terminals of the NMOS transistor N222 , the diode-connected NMOS transistor N224 , and the NMOS transistor N226 are coupled to the second power supply potential GND .
- Skilled artisans will recognize that the diode-connected NMOS transistor N224 , the NMOS transistor N226 , and the resistor-like NMOS transistor N215 are configured in the form of a current mirror . In the analyses to follow infra, it is assumed that the current mirror ratio k 2 applies such that
- the drain terminal and the gate terminal of the diode-connected PMOS transistor P226 are coupled to each other, to the gate terminal of the PMOS power transistor P228 , and to the drain terminal of the NMOS transistor N226.
- the drain terminal of the PMOS power transistor P228 is coupled to the output controlled voltage node V 0UT -
- the PMOS power transistor P228 the diode-connected PMOS transistor P226 are configured in the form of a current mirror .
- the output controlled voltage node V O u ⁇ is coupled to a first terminal of the resistor Rl .
- a second terminal of the resistor Rl is coupled to the gate terminal of the PMOS transistor P218 and to a first terminal of the resistor R2.
- a second terminal of the resistor R2 is coupled to the second power supply- potential GND .
- the configuration of the resistors Rl and R2 creates a voltage divider circuit , with the input voltage terminal being the output controlled voltage node V 0UT and the divided voltage coupled to the gate terminal of the PMOS transistor P218.
- the divided voltage coupled to the gate terminal of the PMOS transistor P218 provides a feedback signal into the first amplifier stage 210.
- the decoupling capacitance C L and an equivalent series resistance (ESR) R s are coupled between the output controlled voltage node V O u ⁇ and the second power supply potential GND .
- a first terminal of the equivalent series resistance (ESR) R 3 is coupled to the output controlled voltage node V 0U ⁇ and a second terminal of the equivalent series resistance (ESR) R s is coupled to a first terminal of the decoupling capacitance C L .
- a second terminal of the decoupling capacitance C L is coupled to the second power supply potential GND .
- ESR equivalent series resistance
- the current load I L has a first terminal coupled to the controlled output voltage node V O u ⁇ and a second terminal coupled to the second power supply potential VDD .
- resistors Rl and R2 may be external to the voltage regulator 200 , or may be optionally integrated onto the same substrate , and even into the regulator circuit itself , by known techniques .
- a discussion and analysis of the architecture of the regulator circuit 200 is now presented for an exemplary embodiment of the present invention .
- a novel approach is to make the pole-zero doublet (pc, zc) and the unity-gain frequency (UGF) vary at the same rate of the current load I L . More specifically, the pole- zero doublet (pc , zc) and the unity-gain frequency (UGF) are made to vary in proportion to the square root of the current load I L (i . e . , ⁇ /I L ) .
- the fixed-value zero stabilizing resistor R115 (FIG. 1) in the prior art , c . f . , formulae (10) and (12 ) , is made to vary with load current .
- the resistance variation with load current is accomplished in the present invention by the resistor-like NMOS transistor N215 acting as a variable resistor .
- the gate terminal of the NMOS transistor N224 exhibits a potential which depends on the value of the current load I L , to be shown infra, and is coupled to the gate terminal of the resistor-like NMOS transistor N215 to provide control of the variable resistor action.
- the NMOS transistor N226 operates in saturation and the following relation applies :
- Vgsp228 represents the gate-to- source voltage of the PMOS power transistor P228
- Vtn represents the threshold voltage for NMOS transistors
- a , k 2 , and K n were introduced supra .
- the PMOS power transistor P228 operates in the linear region, with an output conductance given by the relation :
- gds P228 K n * ⁇ -W * (Vgs P228 - Vtn) (is ;
- Formula (20) shows that the zero zc varies with the load current I L at the desired rate in proportion to i/l L .
- the variable Tz is introduced as a simplification for writing the expression in a more compact form.
- the next attribute to be demonstrated for the present invention is the controlled dependence of the pole p2 on the current load I L .
- the p2 variation is introduced into the open-loop transfer function of the first amplifier stage 210 , by the PMOS transistor P214 , which sources a fraction of the current load I L into the first amplifier stage 210.
- the output admittance of the first stage amplifier 210 is determined by addition of the admittances of the PMOS transistor P218 and the NMOS transistor N218 according to the relation :
- gd P218 + gd N218 (Xp 218 + ⁇ N218 ) * " , * I L ⁇ 2 2 )
- ⁇ P2 is represents the channel modulation parameter for the PMOS transistor P218 and ⁇ N218 represents the channel modulation parameter for the NMOS transistor N218.
- k 3 is the ratio of the device widths for the PMOS transistors P222 and P214 such that In an exemplary embodiment of the present invention, the resistance Rz is designed such that : Rz * (gd P218 + gd N218 ) « 1 (23 )
- formula (23 ) is valid for all values of the current load I L .
- formulae (9) and (11) can be simplified by application of formula (22 ) giving :
- FIG. 3 a conceptual gain vs . frequency plot 300 for the regulator circuit 200 according to an exemplary embodiment of the present invention .
- Conceptual gain vs . frequency plot 300 includes a gain vs . frequency response line 310A corresponding to a current load I L1 and a gain vs . frequency response line 310B corresponding to a current load I L2 such that IL2>ILI -
- the arrow 310C indicates a relative shift in the dc gain GDC as a function of increasing load current .
- Initial positions 320A-320E indicate locations of pole pi , pole p2 , zero zc , unity gain frequency (UGF) , and pole pc respectively, all corresponding to the current load I L1 .
- Arrows 33 OA-33OE indicate respective motions of pole pi , pole p2 , zero zc , unity gain frequency (UGF) , and pole pc , respectively, as the load current increases from I L ⁇ to I L2 •
- Final positions 340A-340E indicate locations of pole pi , pole p2 , zero zc, unity gain frequency (UGF) , and pole pc respectively, corresponding to the current load I L2 .
- the DC gain may be written as a function of the current load:
- Formula (27) demonstrates that the variation of the unity gain frequency (UGF) with current load I L is in proportion to the square root of the current, yI L , matching the variation of the introduced pole-zero doublet (pc , zc) .
- phase margin (PM) for the regulator circuit 200 is independent of the current load 1230 and can be expressed as :
- phase margin (PM) as a function of the unity gain frequency (UGF) gives an optimal (i . e . , maximum) phase margin when:
- the conditions for optimal phase margin can be calculated for the W/L ratio of the PMOS power transistor P224 , Wp224/Lp224 / by equating formulae (27) and (29) and applying formula (20) .
- the ratio W P2 24/Lp2 2 4 is independent of ⁇ P2i8 and ⁇ N2 i8 , permitting reduction of ⁇ p2i8+ ⁇ N2 i8 to ensure that the condition required by formula (23 ) is satisfied, regardless of the current load I L .
- the phase margin PM is a monolithic increasing function of zero stabilizing capacitor C215.
- the value of zero stabilizing capacitor C215 is chosen as large as possible , consistent with meeting the power supply rej ection ratio (PSRR) requirement for the regulator circuit . Selection of zero stabilizing capacitor C215 as large as possible establishes the best compromise between regulator stability and PSRR performance . As an example , if the ratio C215/C N2 22 equals 10 , then application of formula (30 ) predicts a phase margin (PM) of 60 degrees .
- a simulated frequency response plot of the exemplary regulator circuit 200 comprises a gain versus frequency plot 410 and a phase versus frequency plot 420.
- Frequency response predictions of the type in FIG . 4 are commonly performed using a variety of circuit simulation tools familiar to those skilled in the art .
- a gain versus frequency curve 412 is the simulation prediction for the regulator circuit 200 response when supplying a current load equal to 1 mA.
- a gain versus frequency curve 414 is the simulation prediction for the exemplary regulator circuit 200 response when supplying a current load equal to 10 mA.
- a gain versus frequency curve 416 is the simulation prediction for the regulator circuit 200 response when supplying a current load equal to 100 mA.
- a phase shift versus frequency curve 422 is the simulation prediction for the exemplary regulator circuit 200 response when supplying a current load equal to 1 mA.
- a phase shift versus frequency curve 424 is the simulation prediction for the exemplary regulator circuit 200 response when supplying a current load equal to 10 mA.
- a phase shift versus frequency curve 426 is the simulation prediction for the exemplary regulator circuit 200 response when supplying a current load equal to 100 mA.
- the first and second amplifier stages may be integrated onto a single substrate, or they may be optionally fabricated as separately packaged circuit components .
- Other components e . g . , the resistive divider or decoupling capacitance , may optionally be included with the fabricated regulator circuit , or may be provided separately .
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Electromagnetism (AREA)
- General Physics & Mathematics (AREA)
- Radar, Positioning & Navigation (AREA)
- Automation & Control Theory (AREA)
- Continuous-Control Power Sources That Use Transistors (AREA)
- Amplifiers (AREA)
- Control Of Electrical Variables (AREA)
Abstract
Description
Claims
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| FR0500890A FR2881537B1 (en) | 2005-01-28 | 2005-01-28 | STANDARD CMOS REGULATOR WITH LOW FLOW, HIGH PSRR, LOW NOISE WITH NEW DYNAMIC COMPENSATION |
| US11/119,130 US7405546B2 (en) | 2005-01-28 | 2005-04-29 | Standard CMOS low-noise high PSRR low drop-out regulator with new dynamic compensation |
| PCT/US2006/000563 WO2006083490A2 (en) | 2005-01-28 | 2006-01-09 | Standard cmos low-noise high psrr low drop-out regulator with new dynamic compensation |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| EP1844381A2 true EP1844381A2 (en) | 2007-10-17 |
| EP1844381A4 EP1844381A4 (en) | 2009-02-25 |
Family
ID=36777718
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| EP06717728A Withdrawn EP1844381A4 (en) | 2005-01-28 | 2006-01-09 | Standard cmos low-noise high psrr low drop-out regulator with new dynamic compensation |
Country Status (2)
| Country | Link |
|---|---|
| EP (1) | EP1844381A4 (en) |
| WO (1) | WO2006083490A2 (en) |
Families Citing this family (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7864229B2 (en) | 2005-12-08 | 2011-01-04 | Samsung Electronics Co., Ltd. | Analog to digital converting device and image pickup device for canceling noise, and signal processing method thereof |
| KR100746197B1 (en) | 2005-12-08 | 2007-08-06 | 삼성전자주식회사 | Reference voltage generator, column analog to digital conversion device, and image censor for eliminating power supply and switching noise in image sensor, and method thereof |
| US8305056B2 (en) | 2008-12-09 | 2012-11-06 | Qualcomm Incorporated | Low drop-out voltage regulator with wide bandwidth power supply rejection ratio |
| CN102290991B (en) * | 2011-05-27 | 2013-09-18 | 武汉大学 | Current model frequency compensating device of DC-DC (direct current-direct current) converter |
| EP2605102B1 (en) * | 2011-12-12 | 2014-05-14 | Dialog Semiconductor GmbH | A high-speed LDO Driver Circuit using Adaptive Impedance Control |
| KR102231317B1 (en) | 2013-12-16 | 2021-03-24 | 삼성전자주식회사 | Voltage regulator and power delivering device therewith |
| DE102017202807B4 (en) | 2017-02-21 | 2019-03-21 | Dialog Semiconductor (Uk) Limited | Voltage regulator with improved driver stage |
| IT201900006715A1 (en) * | 2019-05-10 | 2020-11-10 | St Microelectronics Srl | FREQUENCY COMPENSATION CIRCUIT AND CORRESPONDING DEVICE |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5852359A (en) * | 1995-09-29 | 1998-12-22 | Stmicroelectronics, Inc. | Voltage regulator with load pole stabilization |
| US5850139A (en) * | 1997-02-28 | 1998-12-15 | Stmicroelectronics, Inc. | Load pole stabilized voltage regulator circuit |
| US5889393A (en) * | 1997-09-29 | 1999-03-30 | Impala Linear Corporation | Voltage regulator having error and transconductance amplifiers to define multiple poles |
| US6977490B1 (en) * | 2002-12-23 | 2005-12-20 | Marvell International Ltd. | Compensation for low drop out voltage regulator |
-
2006
- 2006-01-09 WO PCT/US2006/000563 patent/WO2006083490A2/en active Application Filing
- 2006-01-09 EP EP06717728A patent/EP1844381A4/en not_active Withdrawn
Also Published As
| Publication number | Publication date |
|---|---|
| WO2006083490A3 (en) | 2008-03-20 |
| EP1844381A4 (en) | 2009-02-25 |
| WO2006083490A2 (en) | 2006-08-10 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US7405546B2 (en) | Standard CMOS low-noise high PSRR low drop-out regulator with new dynamic compensation | |
| KR101238296B1 (en) | Compensation technique providing stability over broad range of output capacitor values | |
| US7397226B1 (en) | Low noise, low power, fast startup, and low drop-out voltage regulator | |
| USRE42335E1 (en) | Single transistor-control low-dropout regulator | |
| US6518737B1 (en) | Low dropout voltage regulator with non-miller frequency compensation | |
| US9904305B2 (en) | Voltage regulator with adaptive bias network | |
| US6856124B2 (en) | LDO regulator with wide output load range and fast internal loop | |
| US10310530B1 (en) | Low-dropout regulator with load-adaptive frequency compensation | |
| TWI660257B (en) | Capacitor-less low drop-out (ldo) regulator | |
| US5982226A (en) | Optimized frequency shaping circuit topologies for LDOs | |
| TWI696910B (en) | Low drop-out voltage regulator circuit and voltage regulating method thereof | |
| US8878510B2 (en) | Reducing power consumption in a voltage regulator | |
| JP2019507427A (en) | Low dropout voltage regulator with improved power supply rejection | |
| EP1580637B1 (en) | Low drop-out DC voltage regulator | |
| EP1844381A2 (en) | Standard cmos low-noise high psrr low drop-out regulator with new dynamic compensation | |
| US9395730B2 (en) | Voltage regulator | |
| US7038431B2 (en) | Zero tracking for low drop output regulators | |
| CN116360535A (en) | Integrated User Programmable Slew Rate Controlled Soft Starter for LDOs | |
| JP2023013705A (en) | Regulator circuit, DC/DC converter control circuit | |
| TW201821926A (en) | Voltage regulator | |
| Hu et al. | On-chip LDO with high PSRR and wide input range based on FVF architecture | |
| US20250190003A1 (en) | Linear voltage regulator | |
| US7659703B1 (en) | Zero generator for voltage regulators | |
| Murad et al. | A VERY LOW-DROPOUT VOLTAGE REGULATOR IN 0.18-M CMOS TECHNOLOGY FOR POWER MANAGEMENT SYSTEM | |
| CN116069101A (en) | Transient Response Circuits, Chips and Electronics for Low Dropout Linear Regulators |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
| AK | Designated contracting states |
Kind code of ref document: A2 Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LI LT LU LV MC NL PL PT RO SE SI SK TR |
|
| AX | Request for extension of the european patent |
Extension state: AL BA HR MK YU |
|
| RIN1 | Information on inventor provided before grant (corrected) |
Inventor name: RABEYRIN, XAVIER Inventor name: CORDONNIER, HUBERT Inventor name: AMRANI, HAFID |
|
| R17D | Deferred search report published (corrected) |
Effective date: 20080320 |
|
| DAX | Request for extension of the european patent (deleted) | ||
| RBV | Designated contracting states (corrected) |
Designated state(s): DE GB |
|
| 17P | Request for examination filed |
Effective date: 20080328 |
|
| RBV | Designated contracting states (corrected) |
Designated state(s): DE GB |
|
| RIC1 | Information provided on ipc code assigned before grant |
Ipc: G05F 1/56 20060101ALI20080410BHEP Ipc: G05F 1/618 20060101ALI20080410BHEP Ipc: G05F 1/44 20060101ALI20080410BHEP Ipc: G05F 1/565 20060101ALI20080410BHEP Ipc: G05F 1/40 20060101AFI20080410BHEP |
|
| A4 | Supplementary search report drawn up and despatched |
Effective date: 20090122 |
|
| 17Q | First examination report despatched |
Effective date: 20090529 |
|
| STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN |
|
| 18D | Application deemed to be withdrawn |
Effective date: 20091009 |