EP1794099A4 - Method of forming an in-situ recessed structure - Google Patents
Method of forming an in-situ recessed structureInfo
- Publication number
- EP1794099A4 EP1794099A4 EP05796480A EP05796480A EP1794099A4 EP 1794099 A4 EP1794099 A4 EP 1794099A4 EP 05796480 A EP05796480 A EP 05796480A EP 05796480 A EP05796480 A EP 05796480A EP 1794099 A4 EP1794099 A4 EP 1794099A4
- Authority
- EP
- European Patent Office
- Prior art keywords
- situ
- forming
- recessed structure
- recessed
- situ recessed
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
- 238000011065 in-situ storage Methods 0.000 title 1
- 238000000034 method Methods 0.000 title 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
-
- G—PHYSICS
- G03—PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
- G03F—PHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
- G03F7/00—Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
- G03F7/0002—Lithographic processes using patterning methods other than those involving the exposure to radiation, e.g. by stamping
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02118—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer carbon based polymeric organic or inorganic material, e.g. polyimides, poly cyclobutene or PVC
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/02126—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material containing Si, O, and at least one of H, N, C, F, or other non-metal elements, e.g. SiOC, SiOC:H or SiONC
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/022—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being a laminate, i.e. composed of sublayers, e.g. stacks of alternating high-k metal oxides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02205—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition
- H01L21/02208—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si
- H01L21/02214—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si the compound comprising silicon and oxygen
- H01L21/02216—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si the compound comprising silicon and oxygen the compound being a molecule comprising at least one silicon-oxygen bond and the compound having hydrogen or an organic group attached to the silicon or oxygen, e.g. a siloxane
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02282—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process liquid deposition, e.g. spin-coating, sol-gel techniques, spray coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
- H01L21/0273—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
- H01L21/0274—Photolithographic processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/308—Chemical or electrical treatment, e.g. electrolytic etching using masks
- H01L21/3083—Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
- H01L21/3086—Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane characterised by the process involved to create the mask, e.g. lift-off masks, sidewalls, or to modify the mask, e.g. pre-treatment, post-treatment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31144—Etching the insulating layers by chemical or physical means using masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76807—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
- H01L21/76811—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures involving multiple stacked pre-patterned masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76817—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics using printing or stamping techniques
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76819—Smoothing of the dielectric
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76885—By forming conductive members before deposition of protective insulating material, e.g. pillars, studs
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Spectroscopy & Molecular Physics (AREA)
- Semiconductor Memories (AREA)
- Exposure Of Semiconductors, Excluding Electron Or Ion Beam Exposure (AREA)
- Micromachines (AREA)
- Shaping Of Tube Ends By Bending Or Straightening (AREA)
- Drying Of Semiconductors (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP09173395A EP2146369A3 (en) | 2004-09-21 | 2005-09-12 | Method of forming an in-situ recessed structure |
EP09173416A EP2146370A3 (en) | 2004-09-21 | 2005-09-12 | Method of forming an in-situ recessed structure |
Applications Claiming Priority (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/946,574 US7205244B2 (en) | 2004-09-21 | 2004-09-21 | Patterning substrates employing multi-film layers defining etch-differential interfaces |
US10/946,565 US7252777B2 (en) | 2004-09-21 | 2004-09-21 | Method of forming an in-situ recessed structure |
US10/946,577 US7241395B2 (en) | 2004-09-21 | 2004-09-21 | Reverse tone patterning on surfaces having planarity perturbations |
US10/946,159 US7041604B2 (en) | 2004-09-21 | 2004-09-21 | Method of patterning surfaces while providing greater control of recess anisotropy |
US10/946,566 US7547504B2 (en) | 2004-09-21 | 2004-09-21 | Pattern reversal employing thick residual layers |
PCT/US2005/032276 WO2006033872A2 (en) | 2004-09-21 | 2005-09-12 | Method of forming an in-situ recessed structure |
Related Child Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP09173416A Division EP2146370A3 (en) | 2004-09-21 | 2005-09-12 | Method of forming an in-situ recessed structure |
EP09173395A Division EP2146369A3 (en) | 2004-09-21 | 2005-09-12 | Method of forming an in-situ recessed structure |
Publications (2)
Publication Number | Publication Date |
---|---|
EP1794099A2 EP1794099A2 (en) | 2007-06-13 |
EP1794099A4 true EP1794099A4 (en) | 2008-12-17 |
Family
ID=36090466
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP09173416A Withdrawn EP2146370A3 (en) | 2004-09-21 | 2005-09-12 | Method of forming an in-situ recessed structure |
EP09173395A Withdrawn EP2146369A3 (en) | 2004-09-21 | 2005-09-12 | Method of forming an in-situ recessed structure |
EP05796480A Withdrawn EP1794099A4 (en) | 2004-09-21 | 2005-09-12 | Method of forming an in-situ recessed structure |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP09173416A Withdrawn EP2146370A3 (en) | 2004-09-21 | 2005-09-12 | Method of forming an in-situ recessed structure |
EP09173395A Withdrawn EP2146369A3 (en) | 2004-09-21 | 2005-09-12 | Method of forming an in-situ recessed structure |
Country Status (5)
Country | Link |
---|---|
EP (3) | EP2146370A3 (en) |
JP (2) | JP2008513229A (en) |
KR (2) | KR101243646B1 (en) |
SG (4) | SG147418A1 (en) |
WO (1) | WO2006033872A2 (en) |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7244660B2 (en) * | 2005-10-31 | 2007-07-17 | Spansion Llc | Method for manufacturing a semiconductor component |
JP2009105252A (en) * | 2007-10-24 | 2009-05-14 | Cheil Industries Inc | Manufacturing method for fine pattern, and optical element |
US9378974B2 (en) * | 2013-11-08 | 2016-06-28 | Tokyo Electron Limited | Method for chemical polishing and planarization |
US9514950B2 (en) * | 2013-12-30 | 2016-12-06 | Canon Nanotechnologies, Inc. | Methods for uniform imprint pattern transfer of sub-20 nm features |
JP6580705B2 (en) * | 2015-04-20 | 2019-09-25 | ボード・オブ・リージエンツ,ザ・ユニバーシテイ・オブ・テキサス・システム | Processing of large-area multilayer nanostructures |
JP6734913B2 (en) | 2016-02-29 | 2020-08-05 | 富士フイルム株式会社 | Method for producing pattern laminate, method for producing inverted pattern and pattern laminate |
JP2023125842A (en) * | 2022-02-28 | 2023-09-07 | キヤノン株式会社 | Pattern formation method and article manufacturing method |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2002007199A1 (en) * | 2000-07-18 | 2002-01-24 | Nanonex Corporation | Fluid pressure imprint lithography |
US6375870B1 (en) * | 1998-11-17 | 2002-04-23 | Corning Incorporated | Replicating a nanoscale pattern |
EP1403928A2 (en) * | 2002-09-27 | 2004-03-31 | Hewlett-Packard Development Company, L.P. | Nanometer-scale semiconductor devices and method of making |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS60214532A (en) * | 1984-04-11 | 1985-10-26 | Nippon Telegr & Teleph Corp <Ntt> | Formation of pattern |
JPS6450425A (en) * | 1987-08-20 | 1989-02-27 | Toshiba Corp | Formation of fine pattern |
US6334960B1 (en) * | 1999-03-11 | 2002-01-01 | Board Of Regents, The University Of Texas System | Step and flash imprint lithography |
JP4004014B2 (en) * | 2000-03-28 | 2007-11-07 | 株式会社東芝 | Method for forming resist pattern |
US7071088B2 (en) * | 2002-08-23 | 2006-07-04 | Molecular Imprints, Inc. | Method for fabricating bulbous-shaped vias |
US6936194B2 (en) | 2002-09-05 | 2005-08-30 | Molecular Imprints, Inc. | Functional patterning material for imprint lithography processes |
US8349241B2 (en) | 2002-10-04 | 2013-01-08 | Molecular Imprints, Inc. | Method to arrange features on a substrate to replicate features having minimal dimensional variability |
US20040065252A1 (en) | 2002-10-04 | 2004-04-08 | Sreenivasan Sidlgata V. | Method of forming a layer on a substrate to facilitate fabrication of metrology standards |
US6871558B2 (en) * | 2002-12-12 | 2005-03-29 | Molecular Imprints, Inc. | Method for determining characteristics of substrate employing fluid geometries |
-
2005
- 2005-09-12 JP JP2007532387A patent/JP2008513229A/en active Pending
- 2005-09-12 EP EP09173416A patent/EP2146370A3/en not_active Withdrawn
- 2005-09-12 WO PCT/US2005/032276 patent/WO2006033872A2/en active Application Filing
- 2005-09-12 KR KR1020077006500A patent/KR101243646B1/en active IP Right Grant
- 2005-09-12 SG SG200807516-0A patent/SG147418A1/en unknown
- 2005-09-12 EP EP09173395A patent/EP2146369A3/en not_active Withdrawn
- 2005-09-12 SG SG200807515-2A patent/SG147417A1/en unknown
- 2005-09-12 EP EP05796480A patent/EP1794099A4/en not_active Withdrawn
- 2005-09-12 SG SG200807517-8A patent/SG147419A1/en unknown
- 2005-09-12 KR KR1020117030614A patent/KR101262730B1/en active IP Right Grant
- 2005-09-12 SG SG200807518-6A patent/SG147420A1/en unknown
-
2014
- 2014-03-05 JP JP2014042722A patent/JP5848386B2/en active Active
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6375870B1 (en) * | 1998-11-17 | 2002-04-23 | Corning Incorporated | Replicating a nanoscale pattern |
WO2002007199A1 (en) * | 2000-07-18 | 2002-01-24 | Nanonex Corporation | Fluid pressure imprint lithography |
EP1403928A2 (en) * | 2002-09-27 | 2004-03-31 | Hewlett-Packard Development Company, L.P. | Nanometer-scale semiconductor devices and method of making |
Non-Patent Citations (3)
Title |
---|
JOHNSON S C ET AL: "Advances in step and flash imprint lithography", PROCEEDINGS OF THE SPIE - THE INTERNATIONAL SOCIETY FOR OPTICAL ENGINEERING, SPIE, BELLINGHAM, VA; US, vol. 5037, 25 February 2003 (2003-02-25), pages 197 - 202, XP002314656 * |
See also references of WO2006033872A2 * |
WATANABE H ET AL: "SUBMICRON FEATURE PATTERING USING SPIN-ON-GLASS IMAGE REVERSAL (SOGIR)", JOURNAL OF THE ELECTROCHEMICAL SOCIETY, ELECTROCHEMICAL SOCIETY. MANCHESTER, NEW HAMPSHIRE, US, vol. 135, no. 11, 1 November 1988 (1988-11-01), pages 2863 - 2866, XP000126521, ISSN: 0013-4651 * |
Also Published As
Publication number | Publication date |
---|---|
SG147420A1 (en) | 2008-11-28 |
WO2006033872A2 (en) | 2006-03-30 |
KR20070065334A (en) | 2007-06-22 |
SG147419A1 (en) | 2008-11-28 |
KR101262730B1 (en) | 2013-05-09 |
SG147418A1 (en) | 2008-11-28 |
EP2146370A3 (en) | 2010-03-31 |
EP2146369A2 (en) | 2010-01-20 |
EP2146370A2 (en) | 2010-01-20 |
KR20120013447A (en) | 2012-02-14 |
KR101243646B1 (en) | 2013-03-25 |
JP2008513229A (en) | 2008-05-01 |
JP2014150263A (en) | 2014-08-21 |
EP2146369A3 (en) | 2010-03-31 |
EP1794099A2 (en) | 2007-06-13 |
SG147417A1 (en) | 2008-11-28 |
JP5848386B2 (en) | 2016-01-27 |
WO2006033872A3 (en) | 2007-02-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
IL180247A0 (en) | Method for producing 4- | |
IL180742A0 (en) | Method of manufacture | |
GB2419709B (en) | Structure manufacturing method | |
IL177233A0 (en) | Method for producing polyisobutenylphenols | |
GB0511639D0 (en) | Prediction method | |
PL382927A1 (en) | 4-aminochinazoline obtaining method | |
PL1831223T3 (en) | Method for producing L-Biopterin | |
GB0402639D0 (en) | Method | |
EP1794099A4 (en) | Method of forming an in-situ recessed structure | |
GB0408887D0 (en) | Manufacturing method | |
GB0410103D0 (en) | New method | |
EP1782298A4 (en) | Construction method | |
GB0418529D0 (en) | Method for analysing | |
GB0511084D0 (en) | An improved method of manufacturing tiles | |
GB0405751D0 (en) | Method | |
GB0506349D0 (en) | Forming method | |
TWI315261B (en) | Method for transferring-printing | |
PL366494A1 (en) | Method for obtaining 5-nitroguaiacol | |
GB0425717D0 (en) | Structure prediction method | |
PL367119A1 (en) | Method for obtaining beta-metylglycidol | |
PL368361A1 (en) | Method for obtaining tetrafluorethane-beta-sultone | |
PL368794A1 (en) | Method for obtaining dichloropropanals | |
PL370755A1 (en) | Method for obtaining dibutyrylchitin | |
PL372042A1 (en) | Method for obtaining 3-chloropropylorganosilanes | |
GB0425496D0 (en) | Seismic method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17P | Request for examination filed |
Effective date: 20070223 |
|
AK | Designated contracting states |
Kind code of ref document: A2 Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LI LT LU LV MC NL PL PT RO SE SI SK TR |
|
AX | Request for extension of the european patent |
Extension state: AL BA HR MK YU |
|
DAX | Request for extension of the european patent (deleted) | ||
A4 | Supplementary search report drawn up and despatched |
Effective date: 20081118 |
|
RIC1 | Information provided on ipc code assigned before grant |
Ipc: H01L 21/768 20060101ALI20081113BHEP Ipc: H01L 21/311 20060101ALI20081113BHEP Ipc: H01L 21/308 20060101AFI20081113BHEP |
|
17Q | First examination report despatched |
Effective date: 20090309 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE APPLICATION HAS BEEN WITHDRAWN |
|
18W | Application withdrawn |
Effective date: 20100923 |