EP1584939A1 - An integrated circuit with test circuitry - Google Patents
An integrated circuit with test circuitry Download PDFInfo
- Publication number
- EP1584939A1 EP1584939A1 EP04252078A EP04252078A EP1584939A1 EP 1584939 A1 EP1584939 A1 EP 1584939A1 EP 04252078 A EP04252078 A EP 04252078A EP 04252078 A EP04252078 A EP 04252078A EP 1584939 A1 EP1584939 A1 EP 1584939A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- clock
- signal
- counter
- integrated circuit
- test
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000012360 testing method Methods 0.000 title claims abstract description 150
- 230000008859 change Effects 0.000 claims abstract description 14
- 230000007704 transition Effects 0.000 claims description 13
- 230000000977 initiatory effect Effects 0.000 claims description 2
- 239000013598 vector Substances 0.000 description 11
- 230000001419 dependent effect Effects 0.000 description 4
- 238000010586 diagram Methods 0.000 description 4
- 238000000034 method Methods 0.000 description 4
- 230000004044 response Effects 0.000 description 4
- 230000006870 function Effects 0.000 description 3
- 238000011990 functional testing Methods 0.000 description 3
- 230000000630 rising effect Effects 0.000 description 3
- 238000001514 detection method Methods 0.000 description 2
- 238000009826 distribution Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 230000037361 pathway Effects 0.000 description 2
- 230000008569 process Effects 0.000 description 2
- 230000000644 propagated effect Effects 0.000 description 2
- 230000003068 static effect Effects 0.000 description 2
- 230000009471 action Effects 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000010348 incorporation Methods 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 238000002360 preparation method Methods 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 239000000523 sample Substances 0.000 description 1
- 230000001360 synchronised effect Effects 0.000 description 1
- 238000010998 test method Methods 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/3185—Reconfiguring for testing, e.g. LSSD, partitioning
- G01R31/318533—Reconfiguring for testing, e.g. LSSD, partitioning using scanning techniques, e.g. LSSD, Boundary Scan, JTAG
- G01R31/318552—Clock circuits details
Definitions
- the present invention relates to test circuitry and in particular but not exclusively to test circuitry for incorporation in integrated circuits.
- the probability of an error or flaw is such that there is a commercial requirement to perform a test upon the integrated circuit to determine the integrated circuits performance prior to selling the circuit to the end user.
- This testing process is automated and features as a step in the production of an integrated circuit.
- Many different automatic testing protocols have been formulated such as functional tests, scan tests, transition fault tests, and built in self-tests (BIST).
- Scan tests and transition fault tests are generally considered to be efficient and are capable of performing extensive testing on the integrated circuit, with scan tests capable of detecting static 'stuck-at' faults and the transition fault tests detecting 'slow-to-rise' or 'slow-to-fall' faults in the circuitry.
- 'stuck-at' faults are faults where a node of the circuit is incorrectly fabricated and retains a constant potential level.
- 'slow-to-rise' and 'slow-to-fall' faults are faults where a node is unable to switch between voltage levels within the required time period.
- US patent US6430720 describes a ring oscillator on the integrated circuit. This oscillator is used to provide an operational test clock frequency for testing at higher frequencies than provided by the ATE.
- the oscillator though has the disadvantage that the ring oscillator is not the functional clock used in operating the circuitry and thus the results produced by the test may not detect all faults exposed during the operation of the circuitry.
- test routines are currently modified by hand in order to carry out a wider range of tests. This increases test time which has an impact on the integrated circuit cost. This test routine inflexibility is especially visible in variable capture count testing.
- an integrated circuit comprising test circuitry, said test circuitry comprising a counter for counting clock signals and having an output for providing a control signal, said counter arranged to have an internal state, and said counter is arranged to change said control signal on said internal state of counter reaching a predetermined value.
- the counter may comprise a clock input, said counter being preferably arranged to change its internal state on receiving a clock signal transition on said clock input.
- the counter may further comprise an enable input, wherein the control signal value may be output in dependence on an enable signal value on said enable input.
- the counter is preferably a decrementer.
- the known value may be zero.
- the counter may be a linear feedback shift register (LFSR).
- LFSR linear feedback shift register
- the counter may have an input for receiving an initial internal state, the counter preferably being arranged to be loaded with a first internal state during a test initiation.
- the counter may be arranged to receive a start signal to cause said counter to start counting.
- the control signal value may be output in dependence on said start signal.
- said counter may be arranged to provide said control signal and said counter is preferably further arranged to prevent the internal state from changing on receiving a clock signal transition on said clock input.
- said counter may be arranged to stop providing said control signal and said counter is preferably further arranged to prevent the internal state from changing on receiving a clock signal transition on said clock input.
- Figure 1 shows a first embodiment of the invention incorporated into a test environment for testing an integrated circuit using scan testing.
- the scan test environment 51 comprises an automatic test equipment (ATE) 1 which is connected to an integrated circuit to be tested 31.
- ATE automatic test equipment
- the automatic test equipment has many roles in the testing of an integrated circuit.
- the ATE 1 supplies to the integrated circuit 31 a variety of test signals used in the testing of the integrated circuit. Some of these signals have been defined by the Joint Testing Action Group (JTAG).
- JTAG Joint Testing Action Group
- the test data input (TDI) 41 and test data output (TDO) 43 signals being test sequences or vectors.
- the ATE 1 further supplies the integrated circuit 31 under test an automatic test equipment clock TCK 45 for synchronising the test procedure and also supplies control signals; Test mode select TMS 47, and test reset signal notTRST 49. These signals together with the TDI 41 and TDO 43 signal connections are known as the test access port (TAP) interface signals.
- TCK 45 automatic test equipment clock
- TMS 47 test mode select TMS 47
- test reset signal notTRST 49 test access port
- the ATE 1 supplies the integrated circuit 31 with two further signals, TST_CAPTURE_WITH_SCAN_CLK 389, and RST_N 215
- TST_CAPTURE_WITH_SCAN_CLK signal 389 determines whether the capture step 607 is performed using the ATE controlled clock, CLK_SCANSHIFT 23, or the on-chip generated clock, CLK_FN 22.
- the RST_N signal 215 performs a functional reset on the integrated circuit.
- the ATE 1 controls and observes all other functional inputs and outputs. It should be realised that there are many ways in which the connectivity between ATE 1 and integrated circuit 31 may be achieved.
- the ATE 1 also calculates or knows the expected test vector from the known functionality of the circuit under test, and compares the received and calculated test vectors in order to detect faults on the integrated circuit.
- the integrated circuit 31 comprises a test access port controller (TAP controller) 33 and a functional test integrated circuit 3.
- TAP controller test access port controller
- the TAP controller 33 is configured by the ATE 1, such that the ATE 1 has outputs and controls the on-chip signals: CLK_SCANSHIFT 23; TST_SCANENABLE 391; and SCAN_IN 9; and receives the SCAN_OUT signal 11.
- CLK_SCANSHIFT signal 23 being the on-chip equivalent of the ATE clock TCK 45
- SCAN_IN 9 and SCAN_OUT 11 being the on-chip equivalent to TDI 41 and TDO 43 respectively.
- the signal TST_SCANENABLE 391 selects whether the functional integrated circuit is in test or functional mode.
- the on-chip signals CLK_SCANSHIFT 23; TST_SCANENABLE 391; and SCAN_IN 9; are dependent on the received TAP interface signals Test Clock 45 TCK; 47 TMS; Test data input 41 TDI; and Test data output 43 TDO.
- the functions of known TAP controllers are defined by IEEE Standard 1149.1 - 1990 which is hereby incorporated by reference.
- the functional integrated circuit 3 shows a functional integrated circuit 3 comprising core logic 5 for processing the functional signals; a scan path 7 which during the testing of the circuit is connected to the ATE and receives test vectors over a first connection SCAN_IN 9 and outputs test vectors over a second connection SCAN_OUT 11; a functional clock 21 designed to produce a clock signal CLK_FN 22 at the operating frequency of the integrated circuit; a clock multiplexer 19 which is connected to both the functional clock 21 and also the ATE clock and outputs one of the clocks to the integrated circuit clock distribution network 17 dependent on a selection signal CLK_SELECTOR 399 (not shown).
- the selection signal is a function of TST_SCANENABLE 391 and TST_CAPTURE_WITH_SCAN_CLK 389.
- the use of the functional clock 21 during testing allows the circuit to be tested at operational frequencies greater than can be supplied by the automatic test equipment. Furthermore the use of the functional clock 21 in testing as well as the operation of the integrated circuit produces test situations that are closer to the operating conditions of the integrated circuit increasing the accuracy of the test results.
- a feature of the present invention is the presence of the additional control signal TST_CAPTURE_WITH_SCAN_CLK 389.
- TST_CAPTURE_WITH_SCAN_CLK 389 determines whether the capture step 607 is performed using the ATE controlled clock, CLK_SCANSHIFT 23, or the on-chip generated clock, CLK_FN 22. This differs from the current test environments where existing Automatic Test Pattern Generation (ATPG) software used to generate the test patterns are not cognisant of the apparatus of the present invention. Therefore, if ATPG is instructed to generate patterns with TST_CAPTURE_WITH_SCAN_CLK 389 asserted, then the correct patterns are generated.
- ATPG Automatic Test Pattern Generation
- test patterns can be applied to the device and the corresponding response is correct, with only the provision that the transition fault testing is performed at the speed of the clock, CLK_SCANSHIFT 23, supplied by ATE 1 instead of at the speed of the functional operating clock, CLK_FN 22.
- FIG. 2 shows circuitry embodying the present invention.
- the circuitry of Figure 2 comprises a clock multiplexer 19 which has one clock input connected to functional clock signal 22 CLK_FN from the functional clock 21, a second clock input connected to the automatic test equipment clock signal 23 CLK_SCANSHIFT, and a selection input connected to the output of a transparent latch 305.
- the output of the clock multiplexer 19 is connected to both the clock input of a second transparent latch 309 and an input of an AND gate 311.
- the data input of the first transparent latch 305 is supplied a test mode signal 397 TST_MODE from a first OR gate 307.
- the clock input of the first transparent latch 305 is connected to the functional clock signal 22 CLK_FN.
- the data input of the second transparent latch 309 is supplied by the output of a second OR gate 321.
- the second OR gate 321 has a first input connected to an enable capture signal 393 ENABLE_CAPTURE from a capture count unit 331, and a second input connected to the TST_SCANENABLE signal 391 connection.
- the output of the second transparent latch 309 is connected to the second input of the AND gate 311.
- the output of the AND gate 311 supplies the clock signal 385 CLK_FN_AND_SCAN to the clock distribution network.
- the first OR gate 307 receives a scan enable signal 391 TST_SCANENABLE and a scan type signal 389 TST_CAPTURE_WITH_SCAN_CLK and provides the test mode signal 397 TST_MODE to the first transparent latch 305.
- the second transparent latch 309 and the AND gate 311 form the basis of a gated clock buffer unit 303.
- the clock buffer unit in some embodiments is also known as a clock gating element.
- the gated clock buffer unit 303 receives the selection signal TST_SCANENABLE 391 from the automatic test equipment.
- FIG. 3 shows the capture count unit 331 in more detail.
- the capture count unit 331 comprises has a 3-input OR gate 401 with a first input connected to the clock signal 23 CLK_SCANSHIFT, a second input connected to the test mode control signal 389 TST_CAPTURE_WITH_SCAN_CLK supplied from the automatic test equipment, and an output connected to a data input of a first flip-flop 403.
- the clock input of the first flip-flop 403 is connected to the selected clock signal CLK_SELECTED 395 from the clock multiplexer 19 and has an output which is connected to both the third input of the 3-input OR gate 401 and also connected to the start input of a count logic unit 405.
- a data output of a second flip-flop 409 is connected to the data input of the second flip-flop 409 and also to an enable input of the count logic unit 405.
- the second flip-flop 409 has a clock input connected to the selected clock signal 395 CLK_SELECTED.
- the count logic unit 405 has a further count state input connected to the output of the counter flip-flops 407 COUNT_STATE.
- a count control signal COUNT_CTR 495 from the output of the control logic 405 is connected to the input of the counter flip-flops 407.
- the counter flip-flops 407 have a clock input connected to the selected clock signal CLK_SELECTED 395.
- the capture count unit 331 produces the ENABLE_CAPTURE signal.
- the ENABLE_CAPTURE signal 393 is input to the gated clock buffer unit 303 and controls the number of pulses that are transmitted to the rest of the integrated circuit in the capture phase of the test.
- the count logic unit 405 and counter flip-flops 407 form a counter for counting a number of pulses received on the clock input 395 of the counter flip flops 407.
- the counter is a simple decrementing circuit outputting a high ENABLE_CAPTURE signal 393 until the state value reaches zero.
- the counter has an initial value n (called a divider value) and produces an ENABLE_CAPTURE 393 signal for n+1 clock periods.
- the number of clock periods required to perform a test is dependent on the type of test and the type of integrated circuit being tested. For example in integrated circuits which require more than a single clock cycle to propagate the result signal to a scan chain element more than a single cycle test will be required. For integrated circuits with separate clocks for different parts of the integrated circuits it can be necessary to perform more than the smallest number of clock cycles required by the test type. For example a circuit where one part runs at twice the speed as another part the highest speed functional clock is chosen and double the number of functional clock cycles chosen to run the test so that the slower part is able to produce a test result.
- the count logic 405 is started once the count logic receives a start signal.
- the start signal SCANSHIFT_DELAYED 499 is generated when any of the inputs for the 3-input OR gate 401 are high and the first flip-flop 403 receives a clock edge on the edge detecting clock input 423. Once the start signal SCANSHIFT_DELAYED 499 goes high the signal will stay high for the remainder of the capture phase, that is until scan data is shifted through this flip-flop during the next scan shift phase.
- Figures 4 and 5 show a flow diagram of a scan test, and a timing diagram showing examples of signals received by and generated by the integrated circuit during a scan test respectively.
- the test being carried out in this example is one which requires the use of the functional clock signal CLK_FN 22 and therefore the automatic test equipment 1 sets the TST_CAPTURE_WITH_SCAN_CLK signal to low.
- Figure 4 shows the processes carried out by automatic test equipment 1.
- the pathway on the right shows the effects of the automatic test equipment 1 on the integrated circuit 3 and the test control functional block 201 in particular.
- the automatic test equipment sets the signal TST_SCANENABLE 391 high in preparation for scanning in the test vector.
- the integrated circuit in response to this arranges the memory elements of the integrated circuit, both test and functional memory elements, to form the scan path.
- the TST_SCANENABLE signal 391 is input into the first OR gate 307 and also to the second OR gate 321 in the gated clock buffer 303.
- the TST_SCANENABLE signal 391 is propagated through the first OR gate 307 and the first transparent latch 305 to select the test clock signal CLK_SCANSHIFT 23 at the clock multiplexer 19 to be output as the CLK_SELECTED signal 395.
- the TST_SCANENABLE signal input into the second OR gate 321 activates the gated clock buffer to pass the CLK_SELECTED signal 395 without the need for an enable capture 393 signal.
- the first OR gate 307 is placed after the transparent latch 305; and this allows conventional scan testing even if the functional clock CLK_FN 22 is not running.
- the automatic test equipment 1 transmits on the scan path the test vector.
- the integrated circuit in step 603a receives the test vector.
- the test vector not only prepares the integrated circuit for being tested by entering the signals which will produce the result value but is used to initialise various test scan path elements.
- the counter flip-flops 407 within the capture count unit can be configured with the divider value.
- the first 403 and second 409 flip-flops can be configured to be switched on or off from the start of the capture phase.
- the automatic test equipment 1 prepares to perform the functional test element of the test.
- the TST_SCANENABLE 391 signal is brought low. This can be seen in figure 5 at the time t 1 501.
- the response 605a to bringing the TST_SCANENABLE signal low at time t 1 501 is to switch off the scan path connecting the memory elements and return the data paths to the test pathways.
- the test control functional block 201 also responds to the change of state of the TST_SCANENABLE signal 391.
- the first OR gate 307 having received a low TST_SCANEABLE signal 391 transmits a low test mode signal TST_MODE 397 to the input of the first transparent latch 305.
- test scan enable signal TST_SCANENABLE 391 input into the gated clock buffer 303 as the input to the second OR gate 321, switches the gated clock buffer 303 so that the gated clock buffer 303 requires an enable capture signal ENABLE_CAPTURE 393 in order to output a CLK_FN_AND_SCAN signal 385.
- the TST_SCANENABLE signal change also switches the capture count unit 331 from scan shifting to functional operation.
- the first flip-flop 403 receives a high input which is passed as a high SCANSHIFT_DELAYED signal 499 from the output when clocked by the CLK_SELECTED signal 395 (in other words the next functional clock edge).
- the count logic 405 receives the SCANSHIFT_DELAYED signal 499, actives the count flip-flops 407 using the count control signal COUNT_CTR 495 and outputs an enable capture ENABLE_CAPTURE 393 signal to the gated clock buffer unit 303.
- This output change can be seen in Figure 5 at the time instance t 4 507.
- the capture phase the automatic test equipment 1 performs the desired number of functional clock cycles.
- the test has been configured to carry out two clock cycles before scanning out the signal.
- the second transparent latch 309 having received a high enable capture signal ENABLE_CAPTURE 393 from the capture count unit 331, via the second OR gate 321, passes a high signal EN_L 387 when clocked low by the next selected clock signal CLK_SELECTED (i.e. where the selected clock is the functional clock CLK_FN 22). This is shown in figure 5 at the time instance t 5 509 when the EN_L signal goes high.
- the EN_L signal 387 operates as a gating signal, in that, when the EN_L signal 387 is high the AND gate passes the selected clock signal CLK_SELECTED 395 and when the EN_L 387 signal is low the selected clock signal CLK_SELECTED 395 is blocked.
- the number of clock pulses on the CLK_FN_AND_SCAN signal passed by the AND gate 311 in the test part is determined by the length of the enable capture ENABLE_CAPTURE 393 signal as the signal is kept high. This is in turn determined by the count value stored in the counter flip-flops 407.
- the counter flip-flops decrement the stored count value on every CLK_SELECTED rising edge.
- the stored count value is also received by the count logic unit 405 via the count state signal COUNT_STATE 493. When the stored count value reaches zero the count logic unit 405 brings the enable capture signal ENABLE_CAPTURE 393 low. In Figure 5 this is shown at time instance t 7 513 where on the second rising selected clock edge CLK_SELECTED 395 (i.e. the second rising functional clock edge CLK_FN 22) after t 6 511 the enable capture signal ENABLE_CAPTURE 393 is brought low.
- the second transparent latch 309 receives the change in the enable capture signal ENABLE_CAPTURE 393 from the capture count unit 331 but does not transmit the change as the EN_L signal 387 until the clock signal CLK_SELECTED 395 has a low level.
- This change is shown in Figure 5 at time instance t 8 515.
- With the signal EN_L 387 low input to the AND gate 311 no further clock pulses are passed from the selected clock signal CLK_SELECTED 395 to the output clock signal CLK_FN_AND_SCAN 385 during the remainder of the capture phase.
- Figure 5 shows the two complete functional clock high pulses 517 and 519 passed from the functional clock CLK_FN 22 to the output clock CLK_FN_AND_SCAN 385 via the selected clock CLK_SELECTED 395.
- the unbuffered clock signals 521 are those generated by the gating of the functional clock signal CLK_FN 22 with the enable capture signal ENABLE_CAPTURE 393.
- three clock pulses are produced 521a, 521b, and 521c with the first 521a and last 521c being clipped versions of the original functional clock signal CLK_FN 22.
- Embodiments of the invention as described above therefore prevent such clipped or glitched clock signals from being output.
- the automatic test equipment 1 sets the scan mode signal TST_SCANENABLE 391 high. This can be seen in Figure 5 at time instance t 9 523.
- the integrated circuit's response to this change in the TST_SCANENABLE signal 391 is seen in figure 4 by the step 609a.
- the integrated circuit switches the scan chain elements from test data paths to the scan paths.
- the TST_SCANENABLE signal 391 is input into the OR gate 307 and the gated clock buffer 303.
- the TST_SCANENABLE signal 391 is propagated through the first OR gate 307 and the first transparent latch 305 to select the automatic test clock signal CLK_SCANSHIFT 23 at the clock multiplexer 19 to be output as the CLK_SELECTED signal 395.
- the first transparent latch 305 is controlled by the functional clock signal 22 CLK_FN it is unable to pass the change in signal to the clock multiplexer 19 until the functional clock signal 22 CLK_FN is low.
- This arrangement lowers the possibility of glitching caused by the switching between unsynchronised clock signals.
- the TST_SCANENABLE signal 391 passed to the second OR gate 321 activates the gated clock buffer 303, to pass the CLK_SELECTED signal 395 without the need for an enable capture signal 393. This can be seen in Figure 5 at the time instance t 10 525 where the output clock CLK_FN_AND_SCAN 385 outputs an automatic test equipment clock pulse CLK_SCANSHIFT 23.
- step 611 the automatic test equipment 1 reads or scans out the values stored in the memory elements of the integrated circuit.
- the integrated circuit in step 611a continues to receive the automatic test equipment clock and synchronises the reading out of the values via the scan-out path using the ATE clock (CLK_SCANSHIFT) 23 as output on the CLK_FN_AND_SCAN signal 385.
- step 613 the automatic test equipment 1 compares the received result test vector to the calculated or known result test vector to determine the number and possible position of faults in the integrated circuit.
- the OR gate 307 functions as a control switch with the scan type signal 389 TST_CAPTURE_WITH_SCAN_CLK determining whether the functional clock is to be selected during the capture phase of the test. For example in static scan testing using a single clock cycle there is no requirement to perform 'slow-to' tests and therefore the clock multiplexer 19 and the capture count unit 331 are forced by a high scan type signal 389 TST_CAPTURE_WITH_SCAN_CLK to always select and count the slower automatic test equipment clock CLK_SCANSHIFT 23.
- counters as known in the art can be used to produce a signal for a desired number of periods.
- a counter counting up to a maximum value, or a linear feedback shift register with the desired cycle length could be used.
- not all of the counter values are used. If the counter logic unit 405 detects a specific value stored in the counter flip-flops 407, then a start signal does not begin a fixed length scan or transition test but triggers the capture count unit 331 to start outputting 'infinite count' ENABLE_CAPTURE signals 393. Furthermore in the same embodiments of the present invention the counter logic unit 405 can detect a further value stored in the counter flip-flops 407 and stops the capture count unit 331 from outputting the ENABLE_CAPTURE signal 393.
- Embodiments of the present invention incorporating the 'infinite count' start and stop can be used to provide the integrated circuit with the capacity to perform built in self-test at speed (not shown).
- the built in self test (BIST) requires significantly more clock pulses than those required during the capture phase of the scan tests.
- each capture count unit 331 can be connected via the clock multiplexer 19 to a separate clock.
- the fourth flip-flop 409 is configured to produce a high value to activate the counter. As previously described this configuration step can be carried out by the SCAN-IN signals 9 passed during the scan-in part of the test.
- the gated clock buffer 303 comprises a NOR gate and OR gate.
- the NOR gate receives the result of the OR'ed ENABLE_CAPTURE 393 and TST_SCANENABLE 391 signals and also the CLK_SELECTED signal 395.
- the output of the NOR gate connected to a first input of the OR gate.
- the second input of the OR gate is the CLK_SELECTED signal 305 with the output of the OR gate being the CLK_FN_AND_SCAN signal 385.
- the second OR gate 321 is moved from the gated clock buffer 303 to be before the gated clock buffer in the enable signal path.
Landscapes
- Engineering & Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Tests Of Electronic Circuits (AREA)
- Semiconductor Integrated Circuits (AREA)
Abstract
Description
Claims (11)
- An integrated circuit comprising test circuitry,
said test circuitry comprising a counter for counting clock signals and having an output for providing a control signal, said counter arranged to have an internal state, and said counter is arranged to change said control signal on said internal state of counter reaching a predetermined value. - An integrated circuit as claimed in claim 1 wherein said counter comprises a clock input, said counter being arranged to change its internal state on receiving a clock signal transition on said clock input.
- An integrated circuit as claimed in any of the previous claims wherein said counter further comprises an enable input, wherein the control signal value is output in dependence on an enable signal value on said enable input.
- An integrated circuit as claimed in any previous claim, wherein said counter is a decrementer.
- An integrated circuit as claimed in claim 5, wherein said known value is zero.
- An integrated circuit as claimed in claims 1 to 4, wherein said counter is a linear feedback shift register (LFSR).
- An integrated circuit as claimed in any previous claim wherein said counter has an input for receiving an initial internal state, said counter being arranged to be loaded with a first internal state during a test initiation.
- An integrated circuit as claimed in any previous claim wherein said counter is arranged to receive a start signal to cause said counter to start counting.
- An integrated circuit as claimed in claim 8, wherein the control signal value is output in dependence on said start signal.
- An integrated circuit as claimed in claim 7 or any claim appended thereto, wherein when said first internal state has a second predetermined value, said counter is arranged to provide said control signal and said counter is further arranged to prevent the internal state from changing on receiving a clock signal transition on said clock input.
- An integrated circuit as claimed in claim 7 or any claim appended thereto, wherein when said first internal state has a third predetermined value, said counter is arranged to stop providing said control signal and said counter is further arranged to prevent the internal state from changing on receiving a clock signal transition on said clock input.
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP04252078A EP1584939B1 (en) | 2004-04-07 | 2004-04-07 | An integrated circuit with boundary scan test circuitry |
US11/101,377 US7346822B2 (en) | 2004-04-07 | 2005-04-07 | Integrated circuit |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP04252078A EP1584939B1 (en) | 2004-04-07 | 2004-04-07 | An integrated circuit with boundary scan test circuitry |
Publications (2)
Publication Number | Publication Date |
---|---|
EP1584939A1 true EP1584939A1 (en) | 2005-10-12 |
EP1584939B1 EP1584939B1 (en) | 2013-02-13 |
Family
ID=34896136
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP04252078A Expired - Lifetime EP1584939B1 (en) | 2004-04-07 | 2004-04-07 | An integrated circuit with boundary scan test circuitry |
Country Status (2)
Country | Link |
---|---|
US (1) | US7346822B2 (en) |
EP (1) | EP1584939B1 (en) |
Families Citing this family (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2009222644A (en) * | 2008-03-18 | 2009-10-01 | Toshiba Corp | Semiconductor integrated circuit, and design automating system |
US8028209B2 (en) * | 2009-06-26 | 2011-09-27 | Intel Corporation | Scalable scan system for system-on-chip design |
JP2012145467A (en) * | 2011-01-13 | 2012-08-02 | Renesas Electronics Corp | Semiconductor integrated circuit and power supply voltage adaptive control system |
US8621303B1 (en) * | 2011-12-27 | 2013-12-31 | Altera Corporation | Clock control circuitry and methods of utilizing the clock control circuitry |
US8799731B2 (en) * | 2012-10-05 | 2014-08-05 | Lsi Corporation | Clock control for reducing timing exceptions in scan testing of an integrated circuit |
US11204385B2 (en) * | 2019-11-20 | 2021-12-21 | Texas Instruments Incorporated | Transition fault test (TFT) clock receiver system |
US11705214B2 (en) * | 2020-03-30 | 2023-07-18 | Micron Technologv. Inc. | Apparatuses and methods for self-test mode abort circuit |
CN112290932B (en) * | 2020-09-30 | 2022-09-06 | 上海兆芯集成电路有限公司 | Circuit and test circuit thereof |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5907699A (en) * | 1994-06-30 | 1999-05-25 | Mitsubishi Denki Kabushiki Kaisha | Microcomputer with two oscillators of different frequencies selectable by a reset signal set by an instruction or by an overflow signal of a counter |
US6430720B1 (en) * | 1997-06-24 | 2002-08-06 | Sgs-Thomson Microelectronics S.A. | Functional testing method and circuit including means for implementing said method |
US20020144168A1 (en) * | 2001-03-30 | 2002-10-03 | Bleakley Thomas E. | Circuit for producing a variable frequency clock signal having a high frequency low jitter pulse component |
US6530053B1 (en) * | 1999-03-01 | 2003-03-04 | Advantest Corporation | Semiconductor device |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5381420A (en) * | 1993-12-22 | 1995-01-10 | Honeywell Inc. | Decoupled scan path interface |
KR100200481B1 (en) * | 1995-09-29 | 1999-06-15 | 윤종용 | Test circuit |
US5877636A (en) * | 1996-10-18 | 1999-03-02 | Samsung Electronics Co., Ltd. | Synchronous multiplexer for clock signals |
US6014763A (en) * | 1998-01-15 | 2000-01-11 | International Business Machines Corporation | At-speed scan testing |
JP2002071758A (en) * | 2000-08-29 | 2002-03-12 | Mitsubishi Electric Corp | Apparatus for testing semiconductor integrated circuit |
US7007213B2 (en) * | 2001-02-15 | 2006-02-28 | Syntest Technologies, Inc. | Multiple-capture DFT system for detecting or locating crossing clock-domain faults during self-test or scan-test |
US6671839B1 (en) * | 2002-06-27 | 2003-12-30 | Logicvision, Inc. | Scan test method for providing real time identification of failing test patterns and test bist controller for use therewith |
-
2004
- 2004-04-07 EP EP04252078A patent/EP1584939B1/en not_active Expired - Lifetime
-
2005
- 2005-04-07 US US11/101,377 patent/US7346822B2/en active Active
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5907699A (en) * | 1994-06-30 | 1999-05-25 | Mitsubishi Denki Kabushiki Kaisha | Microcomputer with two oscillators of different frequencies selectable by a reset signal set by an instruction or by an overflow signal of a counter |
US6430720B1 (en) * | 1997-06-24 | 2002-08-06 | Sgs-Thomson Microelectronics S.A. | Functional testing method and circuit including means for implementing said method |
US6530053B1 (en) * | 1999-03-01 | 2003-03-04 | Advantest Corporation | Semiconductor device |
US20020144168A1 (en) * | 2001-03-30 | 2002-10-03 | Bleakley Thomas E. | Circuit for producing a variable frequency clock signal having a high frequency low jitter pulse component |
Non-Patent Citations (1)
Title |
---|
HIRABAYASHI O ET AL: "DFT techniques for wafer-level at-speed testing of high-speed SRAMs", PROCEEDINGS INTERNATIONAL TEST CONFERENCE 2002. ITC 2002. BALTIMORE, MD, OCT. 7-10, 2002, INTERNATIONAL TEST CONFERENCE, NEW YORK, NY : IEEE, US, 7 October 2002 (2002-10-07), pages 164 - 169, XP010609738, ISBN: 0-7803-7542-4 * |
Also Published As
Publication number | Publication date |
---|---|
US7346822B2 (en) | 2008-03-18 |
US20050283695A1 (en) | 2005-12-22 |
EP1584939B1 (en) | 2013-02-13 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7383481B2 (en) | Method and apparatus for testing a functional circuit at speed | |
US7346822B2 (en) | Integrated circuit | |
US6327684B1 (en) | Method of testing at-speed circuits having asynchronous clocks and controller for use therewith | |
US6687865B1 (en) | On-chip service processor for test and debug of integrated circuits | |
US8489947B2 (en) | Circuit and method for simultaneously measuring multiple changes in delay | |
JP6544772B2 (en) | Integrated circuit capable of generating test mode control signals for scan testing | |
US9134374B2 (en) | Circuit and method for measuring delays between edges of signals of a circuit | |
US10386413B2 (en) | Circuit and method for testing flip flop state retention | |
US20070250284A1 (en) | Semiconductor integrated circuit and testing method for the same | |
JP2004502147A (en) | Method and apparatus for testing high performance circuits | |
US20060026476A1 (en) | Integrated circuit device and testing device | |
JP3996055B2 (en) | Test access port (TAP) controller system and method for debugging internal intermediate scan test failures | |
Gillis et al. | Delay test of chip I/Os using LSSD boundary scan | |
US7228476B2 (en) | System and method for testing integrated circuits at operational speed using high-frequency clock converter | |
US7380189B2 (en) | Circuit for PLL-based at-speed scan testing | |
Wang et al. | Using launch-on-capture for testing BIST designs containing synchronous and asynchronous clock domains | |
US20040085082A1 (en) | High -frequency scan testability with low-speed testers | |
US6742149B2 (en) | Apparatus for testing semiconductor integrated circuits | |
US20050015689A1 (en) | Electronic component and method for measuring its qualification | |
KR100694315B1 (en) | At-speed interconnect test controller for system on chip using multiple system clock and having heterogeneous cores | |
US9835683B2 (en) | Clock gating for X-bounding timing exceptions in IC testing | |
US7543203B2 (en) | LSSD-compatible edge-triggered shift register latch | |
JP2001004710A (en) | Scan test circuit, automatic test pattern generator, scan test method, method for designing scan test circuit, automatic test pattern generating method, method for executing scan test circuit design | |
KR100217536B1 (en) | Event qualified test architecture | |
JP2008519974A (en) | Testable integrated circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LI LU MC NL PL PT RO SE SI SK TR |
|
AX | Request for extension of the european patent |
Extension state: AL HR LT LV MK |
|
17P | Request for examination filed |
Effective date: 20060331 |
|
AKX | Designation fees paid |
Designated state(s): DE FR GB IT |
|
RAP1 | Party data changed (applicant data changed or rights of an application transferred) |
Owner name: STMICROELECTRONICS (RESEARCH & DEVELOPMENT) LIMITE |
|
17Q | First examination report despatched |
Effective date: 20090710 |
|
GRAP | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOSNIGR1 |
|
GRAS | Grant fee paid |
Free format text: ORIGINAL CODE: EPIDOSNIGR3 |
|
GRAP | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOSNIGR1 |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): DE FR GB IT |
|
REG | Reference to a national code |
Ref country code: GB Ref legal event code: FG4D |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R096 Ref document number: 602004040955 Country of ref document: DE Effective date: 20130411 |
|
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: IT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20130213 |
|
26N | No opposition filed |
Effective date: 20131114 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R097 Ref document number: 602004040955 Country of ref document: DE Effective date: 20131114 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: PLFP Year of fee payment: 13 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: PLFP Year of fee payment: 14 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: PLFP Year of fee payment: 15 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R082 Ref document number: 602004040955 Country of ref document: DE Representative=s name: PAGE, WHITE & FARRER GERMANY LLP, DE |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: FR Payment date: 20230321 Year of fee payment: 20 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: GB Payment date: 20230322 Year of fee payment: 20 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: DE Payment date: 20230321 Year of fee payment: 20 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R071 Ref document number: 602004040955 Country of ref document: DE |
|
REG | Reference to a national code |
Ref country code: GB Ref legal event code: PE20 Expiry date: 20240406 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: GB Free format text: LAPSE BECAUSE OF EXPIRATION OF PROTECTION Effective date: 20240406 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: GB Free format text: LAPSE BECAUSE OF EXPIRATION OF PROTECTION Effective date: 20240406 |