EP1501071A1 - Black image insertion method and apparatus for display - Google Patents

Black image insertion method and apparatus for display Download PDF

Info

Publication number
EP1501071A1
EP1501071A1 EP03016980A EP03016980A EP1501071A1 EP 1501071 A1 EP1501071 A1 EP 1501071A1 EP 03016980 A EP03016980 A EP 03016980A EP 03016980 A EP03016980 A EP 03016980A EP 1501071 A1 EP1501071 A1 EP 1501071A1
Authority
EP
European Patent Office
Prior art keywords
black image
voltage
transistor
electrode
line
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
EP03016980A
Other languages
German (de)
French (fr)
Other versions
EP1501071B1 (en
Inventor
Po-Sheng Shih
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Hannstar Display Corp
Original Assignee
Hannstar Display Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hannstar Display Corp filed Critical Hannstar Display Corp
Priority to EP03016980A priority Critical patent/EP1501071B1/en
Publication of EP1501071A1 publication Critical patent/EP1501071A1/en
Application granted granted Critical
Publication of EP1501071B1 publication Critical patent/EP1501071B1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
    • G09G3/36Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
    • G09G3/3611Control of matrices with row and column drivers
    • G09G3/3648Control of matrices with row and column drivers using an active matrix
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2300/00Aspects of the constitution of display devices
    • G09G2300/08Active matrix structure, i.e. with use of active elements, inclusive of non-linear two terminal elements, in the pixels together with light emitting or modulating elements
    • G09G2300/0809Several active elements per pixel in active matrix panels
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/02Addressing, scanning or driving the display screen or processing steps related thereto
    • G09G2310/0243Details of the generation of driving signals
    • G09G2310/0251Precharge or discharge of pixel before applying new pixel voltage
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/06Details of flat display driving waveforms
    • G09G2310/061Details of flat display driving waveforms for resetting or blanking
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2320/00Control of display operating conditions
    • G09G2320/02Improving the quality of display appearance
    • G09G2320/0261Improving the quality of display appearance in the context of movement of objects on the screen or movement of the observer relative to the screen

Definitions

  • the present invention relates to liquid crystal display. More particularly, the present invention relates to black image insertion method and apparatus for display.
  • LCD Liquid crystal display
  • CTR cathode ray tube
  • Fig. 1A is a circuit diagram of a conventional liquid crystal pixel 100.
  • a scanning line 102 periodically switches a switching transistor 112 with enable pulses.
  • a data line 104 writes pixel data into a pixel cell 114 through the switching transistor 112.
  • a first electrode of the pixel cell 114 is connected to the switching transistor 112, and a second electrode of the pixel cell 114 is connected to the common voltage (V com ).
  • the common voltage is equal to a voltage of a common line 106.
  • the circuit further has a storage capacitor 116.
  • One electrode of the storage capacitor 116 is connected to the switching transistor 112, and the other electrode of the storage capacitor 116 is connected to the common line 106. Electric charges stored in the storage capacitor 116 are used to compensate for a leakage current of the pixel cell 114, keeping the voltage of the whole liquid crystal pixel 100 stable.
  • the enable pulses switching the switching transistor 112 are generally generated by a gate driver IC 120, as illustrated in Fig. 1B.
  • the gate driver IC 120 has n gate pins 122 (G 1 -G n ) connected to n scanning line 102 of the liquid crystal display, and sequentially switches n switching transistors 112 respectively coupled to n scanning line 102.
  • Inserting a black image between two adjacent frames requires a frequency of a data driver IC in charge of sending pixel data to double.
  • the high-frequency data driver IC is not only hard to produce but also has a problem of a lack of enough time to send pixel data to liquid crystal pixels.
  • a conventional method for inserting black image is described in "A Novel Wide-Viewing-Angle Motion-Picture LCD, SID'98" published by IBM Japan, and is illustrated in Fig. 2A.
  • a liquid crystal display 200 is divided into an upper screen 202 and a lower screen 204.
  • the two screens receive pixel data respectively from data driver IC 212 and 214, and a gate driver IC 216 controls the receiving order of the upper screen 202 and lower screen 204.
  • This technique published by IBM Japan uses two data driver ICs to improve the problem of high-frequency of the data driver IC.
  • a disadvantage of the technique is that two driver ICs increase cost.
  • a black-insert-ratio of the technique is fixed at 50%, a half display time of the liquid crystal display must be dark, the average brightness of the liquid crystal display therefore is lower, and the efficiency of the liquid crystal display also deteriorates.
  • a time gap between enable pulses 222 and 224 controlling two adjacent scanning line is defined as an enable pulse 226 to control sending of black image data.
  • the circuit having a black image transistor and a black image line makes the pixel cell present a dark state.
  • the gate driver IC commands the switches and the voltages of the switching transistor and the black image transistor to insert a black image between two frames in a liquid crystal display.
  • the circuit is simple, available with one gate driver IC and one data driver IC, and does not generate a problem when inserting black images because of RC delay or too many data lines.
  • a black image insertion method and apparatus attaches a black image transistor to the conventional liquid crystal circuit to control the black image insertion and cooperate with a gate driver IC sending two enable signals to switch separately a switching transistor and the black image transistor.
  • the gate driver IC also can control an equivalent diode, formed by shorting a source and a gate of the black image transistor, to make a crystal pixel present a dark state. A black image is thus displayed on the liquid crystal display.
  • the gate driver IC has gate pins and black image pins.
  • the gate pin is connected to the scanning line to switch the switching transistor, and the black image pin is connected to the black image line to switch the black image transistor and modify the voltage of the black image line.
  • the gate driver IC respectively sends two enable pulses from the gate pins and the black image pins.
  • a time offset exists between the two enable pulses, periods of which are not necessarily equal.
  • the periods of the enable pulses of the black image line and the scanning line are equal, one black image is inserted within every frame. In other words, the frames and the black images are interlaced in a one-to-one relation. Nonetheless, the periods of the enable pulses of the black image line and the scanning line are unequal in some other operating conditions. In those operating conditions, one black image is inserted after several frames and the frames and the black images are Interlaced in a many-to-one relation.
  • the gate pin When the circuit is operating, the gate pin first sends an enable pulse to the switching transistor, pixel data are thus written into the pixel cell, and the black image pin must not turn on the black image transistorat this time. Subsequently, a black image enable pulse sent by the black image pin switches on the black image transistor and the pixel cell therefore presents a dark state because of a voltage of a first electrode of the pixel cell is between the common voltage V com plus a zero-level gray scale voltage and the common voltage V com minus the zero-level gray scale voltage.
  • a gate of the black image transistor is connected to a black image line, a source of the black image transistor is connected to a common line, and a drain of the black image transistor is connected to a pixel cell.
  • a gate and a source of the black image transistor are connected to a black image line, and a drain of the black image transistor is connected to a pixel cell.
  • a drain of the black image transistor is connected to a black image line, and a gate and a source of the black image transistor are connected to a pixel cell.
  • the invention is carried out only with one gate driver IC and one data driver IC, and the frequencies of these two driver ICs need not be raised.
  • the problem of difficulty in producing the ICs because of their high frequency is thus avoided.
  • the starting time point of the black image enable pulse that makes the pixel cell present a dark state can be arbitrarily adjusted, so the black-insert-ratio is not fixed at 50% as in the prior art.
  • Liquid crystal displays utilizing the invention do not sacrifice half their brightness, and the efficiency of liquid crystal displays is thus improved.
  • circuit design in the invention is simple and adjustable.
  • the invention is also useful for large-sized liquid crystal displays having heavy RC delay and high-resolution liquid crystal displays having too many data lines.
  • the invention provides a black image insertion method and apparatus suitable for large-sized or high-resolution liquid crystal displays.
  • the present invention provides black image insertion method and apparatus for display to improve the problem of inserting black images in a liquid crystal display.
  • the invention attaches a black image transistor to the conventional liquid crystal circuit to control the black image insertion, and cooperate with a gate driver IC sending two enable signals to switch a switching transistor and the black image transistor separately.
  • the gate driver IC also can control an equivalent diode, formed by shorting a source and a gate of the black image transistor, to make a crystal pixel present a dark state. A black image is therefore displayed on the liquid crystal display.
  • FIG. 3A illustrates a circuit diagram of one preferred embodiment of the invention.
  • a scanning line 302 periodically switches a switching transistor 312 with enable pulses.
  • a data line 304 writes pixel data into a pixel cell 314 through the switching transistor 312.
  • a first electrode of the pixel cell 314 is connected to the switching transistor 312, and a second electrode of the pixel cell 314 is connected to the common voltage (V com ).
  • the common voltage is equal to a voltage of a common line 306.
  • one electrode of a storage capacitor 316 is connected to the switching transistor 312, and the other electrode of the storage capacitor 316 is connected to the common line 306.
  • the invention adds a black image transistor 318 and a black image line 308 into the foregoing circuit.
  • a gate of the black image transistor 318 is connected to the black image line 308, a source of the black image transistor 318 is connected to the common line 306, and a drain of the black image transistor 318 is connected to the first electrode of the pixel cell 314.
  • the drain and source of the black image transistor 318 are electrically conducted, such that a voltage of the first electrode of the pixel cell 314 is pulled to a black image voltage range and the pixel cell 314 therefore presents a dark state.
  • the black image voltage range is defined as being between the common voltage V com plus a zero-level gray scale voltage and the common voltage V com minus the zero-level gray scale voltage.
  • the invention further provides a gate driver IC.
  • the gate driver IC controls the switching transistor 312 and black image transistor 318 through the scanning line 302 and the black image line 308, respectively, as illustrated in Fig. 3B.
  • the gate driver IC 320 has gate pins 322 (G 1 -G n ) and black image pins 328 (BI 1 -BI n ).
  • the gate pin 322 is connected to the scanning line 302 to switch the switching transistor 312, while the black image pin 328 is connected to the black image line 308 to switch the black image transistor 318 and modify the gate voltage.
  • the gate driver IC 320 respectively sends two enable pulses from the gate pins 322 and the black image pins 328, and therein a black image enable pulse of the black image line 308 is located between two adjacent enable pulses of the scanning line 302.
  • the gate driver IC 320 also can control the voltages of the scanning line 302 and the black image line 308.
  • the black image insertion circuit for display is not limited to operation with the gate driver IC in this embodiment.
  • Other gate driver ICs are also can be used in this invention if they can send a black image enable pulse of the black image line 308 between two adjacent enable pulses of the scanning line 302 and control the voltages of the black image line 308 and scanning line 302.
  • a time offset is designated between the two enable pulses, and periods thereof them are not necessarily equal.
  • the periods of the enable pulses of the black image line 308 and the scanning line 302 are equal, one black image is inserted between every two frames. In other words, the frames and the black images are Interlaced in a one-to-one relation. Nonetheless, the periods of the enable pulses of the black image line 308 and the scanning line 302 are unequal in some other operating conditions. In those operating conditions, one black image is inserted after several frames, the frames and the black images are Interlaced in many-to-one relation.
  • Fig. 3D is a graph for the many-to-one relation of the enable pulses of the scanning line 302 and the black image line 308.
  • a voltage signal 364 of the black image line 308 presents a black image enable pulse 364a.
  • the black image line 308 sends one enable pulse (like the black image enable pulse 364a in Fig. 3D) after the scanning line 302 sending several enable pulses (like the enable pulses 362a and 362b in Fig. 3D).
  • the display method of the many-to-one relation of the frames and the black images can be used in any embodiment of the present invention, and are not only limited to this embodiment.
  • Fig. 3C is a graph of voltage versus time in accordance with one embodiment such as the circuit in Fig. 3A while operating. The following descriptions refer simultaneously to Fig. 3C and Fig. 3A.
  • a voltage signal 332 of the scanning line 302 sends an enable pulse to switch on the switching transistor 312, the data line 304 then sends the pixel data to the first electrode of the pixel cell 314 though the switching transistor 312, and a voltage signal 334 of the first electrode is raised to the voltage of the pixel data.
  • a voltage signal 336a of the black image line 308 sends a black image enable pulse to switch on the black image transistor 318.
  • the drain and the source of the black image transistor 318 are electrically conducted, the voltage signal 334 of the first electrode is therefore pulled to a black image voltage range 342, and the pixel cell 314 presents a black state.
  • the black image voltage range 342 is defined as being between the common voltage V com plus a zero-level gray scale voltage and the common voltage V com minus the zero-level gray scale voltage.
  • the voltage signal 334 of the first electrode is pulled to a black image voltage range 342.
  • the voltage of the voltage signal 336a may or may not return to the original voltage, such as area 352, before the starting time point of a next enable pulse of the voltage signal 332 at time 5. Therefore, the gate driver IC 320 has to return the voltage of the black image line 308 to the original voltage at time T 4 .
  • the voltage signal 332 of the scanning line 302 sends the next enable pulse to switch on the switching transistor 312 again, and the data line 304 then sends the next pixel data to the first electrode of the pixel cell 314 through the switching transistor 312.
  • the period of the two starting time points of the two adjacent enable pulses sent by the voltage signal 332 is called a frame time.
  • the foregoing black image enable pulse (at time T 2 ) sent by the voltage signal 336a of the black image line 308 must be between the two adjacent enable pulses, time T 1 and time T 5 , sent by the voltage signal 332 of the scanning line 302.
  • the time T 4 at which the voltage signal 336a modifies the voltage signal 334 must be earlier than the time when the next enable pulse of the voltage signal 332 starts, time T 5 . All circuit conditions are therefore kept the same before any pixel data are sent to the liquid crystal pixel 300.
  • the voltage signal of black image line 308 circuit in Fig. 3A has other operation modes besides the one illustrated in Fig. 3C, as illustrated in Fig. 3E.
  • Fig. 3E is a graph of voltage versus time in accordance with another embodiment exemplified by the circuit in Fig. 3A operating in another way.
  • the main difference between the Fig. 3C and Fig. 3E is the switch-on period of the voltage signal of the black image line 308 after time T 2 .
  • the voltage signal 336b of the black image line 308 in Fig. 3E switches on the black image transistor 318 at time T 2 and then keeps the black image transistor 318 in the switched-on state, until the black image transistor 318 is switched off at time T 3 '.
  • the voltage signal 336b is not like the voltage signal 336a in Fig. 3C, which is only a short pulse from time T 2 to time T 3 .
  • the voltage signal 336b of the black image line 308 sends a black image enable pulse to switch on the black image transistor 318.
  • the drain and the source of the black image transistor 318 are electrically conducted, the voltage signal 334 of the first electrode is therefore pulled to a black image voltage range 342, and the pixel cell 314 presents a black state.
  • the black image voltage range 342 is defined as being between the common voltage V com plus a zero-level gray scale voltage and the common voltage V com minus the zero-level gray scale voltage.
  • the drain and the source of the black image transistor 318 are electrically conducted until the voltage signal 336b switches off the black image transistor 318 at time T 3 '. After that, the voltage signal 332 of the scanning line 302 sends the next enable pulse to switch on the switching transistor 312 again at time T 5 .
  • FIG. 4A illustrates a circuit diagram of another preferred embodiment of the invention.
  • a scanning line 402 periodically switches a switching transistor 412 with enable pulses.
  • a data line 404 writes pixel data into a pixel cell 414 through the switching transistor 412.
  • a first electrode of the pixel cell 414 is connected to the switching transistor 412 and a second electrode of the pixel cell 414 is connected to the common voltage (V com ). Furthermore, one electrode of a storage capacitor 416 is connected to the switching transistor 412 and the other electrode of the storage capacitor 416 is connected to a black image line 408 of the invention.
  • the invention adds a black image transistor 418a and a black image line 408 into the foregoing circuit.
  • a gate and a source of the black image transistor 418a are both connected to the black image line 408, and a drain of the black image transistor 418a is connected to the first electrode of the pixel cell 414.
  • the black image transistor 418a in circuit is equivalent to a diode 418b, as illustrated in Fig. 4B.
  • the diode 418b i.e. the gate and the source of the black image transistor 418a
  • the diodes 418b thus are turned on.
  • the voltage of the black image line 408 then couples with the voltage of the first electrode of the pixel cell 414 so as to pull the voltage of the first electrode of the pixel cell 414 to a black image voltage range.
  • the pixel cell 414 therefore presents a dark state.
  • the black image voltage range is defined as being between the common voltage V com plus a zero-level gray scale voltage and the common voltage V com minus the zero-level gray scale voltage.
  • This preferred embodiment also provides a gate driver IC as illustrated in Fig. 3B.
  • the gate driver IC controls the switching transistor 412 and black image transistor 418a through the scanning line 402 and the black image line 408, respectively.
  • the gate driver IC 320 has gate pins 322 (G 1 -G n ) and black image pins 328 (BI 1 -BI n ).
  • the gate pin 322 is connected to the scanning line 402 to switch the switching transistor 412
  • the black image pin 328 is connected to the black image line 408 to switch the black image transistor 418a and modify the gate voltage.
  • the gate driver IC 320 respectively sends two enable pulses from the gate pins 322 and the black image pins 328, and a black image enable pulse of the black image line 408 is between two adjacent enable pulses of the scanning line 402.
  • the gate driver IC 320 also can control the voltages of the scanning line 402 and the black image line 408.
  • the black image insertion circuit for display is not limited to operation with the gate driver IC as in this embodiment.
  • Other gate driver ICs also can be used in this invention if they can send a black image enable pulse of the black image line 408 between two adjacent enable pulses of the scanning line 402, and control the voltages of the black image line 408 and scanning line 402.
  • Fig. 4C is a graph of voltage versus time in accordance with one embodiment as exemplified by the circuit in Fig. 4A during operation. The following descriptions refer to Fig. 4C and Fig. 4A.
  • a voltage signal 432 of the scanning line 402 sends an enable pulse to switch on the switching transistor 412
  • the data line 404 then sends the pixel data to the first electrode of the pixel cell 414 though the switching transistor 412
  • a voltage signal 434 of the first electrode is raised to the voltage of the pixel data.
  • the black image transistor 418a in the circuit is equivalent to the diode 418b; the voltage signal 436 therefore must be lower than the voltage signal 434 of the first electrode so as to prevent the black image transistor 418a (i.e. the diode 418b) from being turned on.
  • a voltage signal 436 of the black image line 408 sends a black image enable pulse to switch on the black image transistor 418.
  • the voltage of the black image enable pulse must be higher than the voltage of the pixel data.
  • the black image transistor 418a in the circuit is equivalent to the diode 418b. The diode 418b is therefore turned on and then the voltage signal 434 of the first electrode is then charged to about the voltage signal 436 of the black image line 408.
  • the voltage signal 434 of the first electrode is coupled to a black image voltage range 442 by the voltage signal 436 of the black image line 408, and the pixel cell 414 thus presents a black state.
  • the black image voltage range 442 is defined as being between the common voltage V com plus a zero-level gray scale voltage and the common voltage V com minus the zero-level gray scale voltage.
  • the voltage signal 436 of the black image line 408 in this embodiment couples the voltage signal 434 of the first electrode to a black image voltage range 442.
  • the voltage of the voltage signal 436 may be unable to return to the original voltage (as illustrated by area 452 in Fig. 4C) before the starting time point of a next enable pulse of the voltage signal 432 (at time T 10 ). Therefore, the gate driver IC 320 has to return the voltage of the black image line 408 to the original voltage at time T 9 .
  • the voltage signal 432 of the scanning line 402 sends the next enable pulse to switch on the switching transistor 412 again, and the data line 404 then sends the next pixel data to the first electrode of the pixel cell 414 through the switching transistor 412.
  • the period of the two starting time points of the two adjacent enable pulses sent by the voltage signal 432 is called a frame time.
  • the foregoing black image enable pulse (at time T 7 ) sent by the voltage signal 436 of the black image line 408 must be between the two adjacent enable pulses (at time T 6 and time T 10 ) sent by the voltage signal 432 of the scanning line 402.
  • the time T 9 that the voltage signal 436 modified must be earlier than the starting time point of the next enable pulse of the voltage signal 432 (at time T 10 ). All circuit conditions are therefore kept the same before any pixel data are sent to the liquid crystal pixel 400.
  • FIG. 5A illustrates a circuit diagram of another preferred embodiment of the invention.
  • a scanning line 502 periodically switches a switching transistor 512 with enable pulses.
  • a data line 504 writes pixel data into a pixel cell 514 through the switching transistor 512.
  • a first electrode of the pixel cell 514 is connected to the switching transistor 512, and a second electrode of the pixel cell 514 is connected to the common voltage (V com ). Furthermore, one electrode of a storage capacitor 516 is connected to the switching transistor 512, and the other electrode of the storage capacitor 516 is connected to a black image line 508 of the invention.
  • the invention adds a black image transistor 518a and a black image line 508 into the foregoing circuit.
  • a gate and a source of the black image transistor 518a are both connected to the first electrode of the pixel cell 514, and a drain of the black image transistor 518a is connected to the black image line 508.
  • the black image transistor 518a in circuit is equivalent to a diode 518b, as illustrated in Fig. 5B.
  • a black image enable pulse is sent from the black image line 508 to the diode 518b (i.e. the drain of the black image transistor 518a), and the voltage of the black image enable pulse is lower than the voltage of the pixel data, the diodes 518b thus are turned on.
  • the voltage of the black image line 508 then couples with the voltage of the first electrode of the pixel cell 514, so as to pull the voltage of the first electrode of the pixel cell 514 to a black image voltage range and the pixel cell 514 therefore presents a dark state.
  • the black image voltage range is defined as being between the common voltage V com plus a zero-level gray scale voltage and the common voltage V com minus the zero-level gray scale voltage.
  • This preferred embodiment also provides a gate driver IC as illustrated in Fig. 3B.
  • the gate driver IC controls the switching transistor 512 and black image transistor 518a through the scanning line 502 and the black image line 508, respectively.
  • the gate driver IC 320 has gate pins 322 (G 1 -G n ) and black image pins 328 (BI 1 -BI n ).
  • the gate pin 322 is connected to the scanning line 502 to switch the switching transistor 512
  • the black image pin 328 is connected to the black image line 508 to switch the black image transistor 518a and modify the gate voltage.
  • the gate driver IC 320 respectively sends two enable pulses from the gate pins 322 and the black image pins 328, and a black image enable pulse of the black image line 508 is between two adjacent enable pulses of the scanning line 502.
  • the gate driver IC 320 also can control the voltages of the scanning line 502 and the black image line 508.
  • the black image insertion circuit for display is not limited to operation with the gate driver IC as exemplified in this embodiment; other gate driver ICs also can be used in this invention if they can send a black image enable pulse of the black image line 508 between two adjacent enable pulses of the scanning line 502 and control the voltages of the black image line 508 and scanning line 502.
  • Fig. 5C is a graph of voltage versus time in accordance with one embodiment as exemplified by the circuit in Fig. 5A during operation. The following descriptions refer to Fig. 5C and Fig. 5A.
  • a voltage signal 532 of the scanning line 502 sends an enable pulse to switch on the switching transistor 512
  • the data line 504 then sends the pixel data to the first electrode of the pixel cell 514 though the switching transistor 512 and a voltage signal 534 of the first electrode is raised to the voltage of the pixel data.
  • the black image transistor 518a in the circuit is equivalent to the diode 518b.
  • the voltage signal 536 therefore must be higher than the voltage signal 534 of the first electrode so as to prevent the black image transistor 518a (i.e. the diode 518b) from being be turned on.
  • a voltage signal 536 of the black image line 508 sends a black image enable pulse to switch on the black image transistor 518, and the voltage of the black image enable pulse must be lower than the voltage of the pixel data.
  • the black image transistor 518a in the circuit is equivalent to the diode 518b, the diode 518b is therefore turned on, and then the voltage signal 534 of the first electrode is then discharged to about the voltage signal 536 of the black image line 508.
  • the voltage signal 534 of the first electrode is coupled to a black image voltage range 542 by the voltage signal 536 of the black image line 508.
  • the pixel cell 514 thereby presents a black state.
  • the black image voltage range 542 is defined as being between the common voltage V com plus a zero-level gray scale voltage and the common voltage V com minus the zero-level gray scale voltage.
  • the voltage signal 536 of the black image line 508 in this embodiment couples the voltage signal 534 of the first electrode to a black image voltage range 542.
  • the voltage of the voltage signal 536 may be unable to return to the original voltage (as illustrated by area 552 in Fig. 4C) before the starting time point of a next enable pulse of the voltage signal 532 (at time T 15 ). Therefore, the gate driver IC 320 has to return the voltage of the black image line 508 to the origin voltage at time T 14 .
  • the voltage signal 532 of the scanning line 502 sends the next enable pulse to switch on the switching transistor 512 again, and the data line 504 then sends the next pixel data to the first electrode of the pixel cell 514 through the switching transistor 512.
  • the period of the two starting time points of the two adjacent enable pulses sent by the voltage signal 532 is called a frame time.
  • the foregoing black image enable pulse (at time T 12 ) sent by the voltage signal 536 of the black image line 508 must be between the two adjacent enable pulses (at time T 11 and time T 15 ) sent by the voltage signal 532 of the scanning line 502.
  • the time T 14 that the voltage signal 536 modified must be earlier than the starting time point of the next enable pulse of the voltage signal 532 (at time T 15 ). All circuit conditions are therefore kept the same before any pixel data are sent to the liquid crystal pixel 500.

Landscapes

  • Engineering & Computer Science (AREA)
  • Chemical & Material Sciences (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • General Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Liquid Crystal Display Device Control (AREA)
  • Liquid Crystal (AREA)
  • Control Of Indicators Other Than Cathode Ray Tubes (AREA)

Abstract

A black image transistor and a black image line are added into a liquid crystal pixel circuit to control the insertion of black images. Moreover, a gate driver IC that can separately send two signals is used to switch the switching transistor and black image transistor, and there is a time offset between the two signals.
Figure 00000001

Description

    BACKGROUND OF THE INVENTION Field of Invention
  • The present invention relates to liquid crystal display. More particularly, the present invention relates to black image insertion method and apparatus for display.
  • Description of Related Art
  • Liquid crystal display (LCD) has many advantages over other conventional types of displays including high display quality, small volume occupation, light weight, low driving voltage and low power consumption. Hence, LCDs are widely used in small portable televisions, mobile telephones, video recording units, notebook computers, desktop monitors, projector televisions and so on. Therefore, LCDs have gradually replaced the conventional cathode ray tube (CRT) as a mainstream display unit. In particular, the market is mainly occupied by the TFT-LCD due to the high display quality and the low consumption power of the TFT-LCD.
  • Fig. 1A is a circuit diagram of a conventional liquid crystal pixel 100. A scanning line 102 periodically switches a switching transistor 112 with enable pulses. When the switching transistor 112 is switched on, a data line 104 writes pixel data into a pixel cell 114 through the switching transistor 112. A first electrode of the pixel cell 114 is connected to the switching transistor 112, and a second electrode of the pixel cell 114 is connected to the common voltage (Vcom). The common voltage is equal to a voltage of a common line 106.
  • The circuit further has a storage capacitor 116. One electrode of the storage capacitor 116 is connected to the switching transistor 112, and the other electrode of the storage capacitor 116 is connected to the common line 106. Electric charges stored in the storage capacitor 116 are used to compensate for a leakage current of the pixel cell 114, keeping the voltage of the whole liquid crystal pixel 100 stable.
  • The enable pulses switching the switching transistor 112 are generally generated by a gate driver IC 120, as illustrated in Fig. 1B. The gate driver IC 120 has n gate pins 122 (G1-Gn) connected to n scanning line 102 of the liquid crystal display, and sequentially switches n switching transistors 112 respectively coupled to n scanning line 102.
  • Generally speaking, manufacturers use several techniques to make the visual effect of liquid crystal displays better. The brightness displayed by a liquid crystal display is kept the same during a whole frame time, and variations of colors displayed by the liquid crystal display therefore are not sharp. A technique for improving this problem is to insert a black image between two adjacent frames, variations of colors displayed by sequential frames thus looks clearer, and the liquid crystal display becomes sharper.
  • Inserting a black image between two adjacent frames requires a frequency of a data driver IC in charge of sending pixel data to double. The high-frequency data driver IC is not only hard to produce but also has a problem of a lack of enough time to send pixel data to liquid crystal pixels.
  • A conventional method for inserting black image is described in "A Novel Wide-Viewing-Angle Motion-Picture LCD, SID'98" published by IBM Japan, and is illustrated in Fig. 2A. A liquid crystal display 200 is divided into an upper screen 202 and a lower screen 204. The two screens receive pixel data respectively from data driver IC 212 and 214, and a gate driver IC 216 controls the receiving order of the upper screen 202 and lower screen 204.
  • This technique published by IBM Japan uses two data driver ICs to improve the problem of high-frequency of the data driver IC. However, a disadvantage of the technique is that two driver ICs increase cost. Moreover, a black-insert-ratio of the technique is fixed at 50%, a half display time of the liquid crystal display must be dark, the average brightness of the liquid crystal display therefore is lower, and the efficiency of the liquid crystal display also deteriorates.
  • Another technique for inserting black image is described in "A Black Stripe Driving Scheme for Displaying Motion Pictures on LCDs, SID '01" published by NEC Corp, and illustrated in Fig. 2B. A time gap between enable pulses 222 and 224 controlling two adjacent scanning line is defined as an enable pulse 226 to control sending of black image data.
  • Since the pulse time of the enable pulse 226 is too short to make a liquid crystal pixel be totally dark at a single time, several enable pulses are consequently used to send black image data, so as to certainly make the liquid crystal pixel be totally dark. However, this circuit is very complicated, and a frequency of the data driver IC must very high to send multiple black image data. This is very hard to produce.
  • In addition, large-sized liquid crystal displays cannot use this technique because of heavy RC delay, and high-resolution liquid crystal displays also cannot use the technique because of too many data lines. These two types of liquid crystal displays both have a problem of a lack of enough time for bending the liquid crystals.
  • SUMMARY OF THE INVENTION
  • It is therefore an objective of the present invention to provide a black image insertion method and apparatus for display to improve the problem of inserting black images in a liquid crystal display.
  • It is another an objective of the present invention to provide a black image insertion circuit for display. The circuit having a black image transistor and a black image line makes the pixel cell present a dark state.
  • It is still another an objective of the present invention to provide a gate driver IC. The gate driver IC commands the switches and the voltages of the switching transistor and the black image transistor to insert a black image between two frames in a liquid crystal display.
  • It is still another an objective of the present invention to provide a liquid crystal display having a black image circuit. The circuit is simple, available with one gate driver IC and one data driver IC, and does not generate a problem when inserting black images because of RC delay or too many data lines.
  • In accordance with the foregoing and other objectives of the present invention, a black image insertion method and apparatus are described. The invention attaches a black image transistor to the conventional liquid crystal circuit to control the black image insertion and cooperate with a gate driver IC sending two enable signals to switch separately a switching transistor and the black image transistor. Moreover, the gate driver IC also can control an equivalent diode, formed by shorting a source and a gate of the black image transistor, to make a crystal pixel present a dark state. A black image is thus displayed on the liquid crystal display.
  • The gate driver IC has gate pins and black image pins. The gate pin is connected to the scanning line to switch the switching transistor, and the black image pin is connected to the black image line to switch the black image transistor and modify the voltage of the black image line. The gate driver IC respectively sends two enable pulses from the gate pins and the black image pins.
  • In addition, a time offset exists between the two enable pulses, periods of which are not necessarily equal. When the periods of the enable pulses of the black image line and the scanning line are equal, one black image is inserted within every frame. In other words, the frames and the black images are interlaced in a one-to-one relation. Nonetheless, the periods of the enable pulses of the black image line and the scanning line are unequal in some other operating conditions. In those operating conditions, one black image is inserted after several frames and the frames and the black images are Interlaced in a many-to-one relation.
  • When the circuit is operating, the gate pin first sends an enable pulse to the switching transistor, pixel data are thus written into the pixel cell, and the black image pin must not turn on the black image transistorat this time. Subsequently, a black image enable pulse sent by the black image pin switches on the black image transistor and the pixel cell therefore presents a dark state because of a voltage of a first electrode of the pixel cell is between the common voltage Vcom plus a zero-level gray scale voltage and the common voltage Vcom minus the zero-level gray scale voltage.
  • According to one preferred embodiment of the invention, a gate of the black image transistor is connected to a black image line, a source of the black image transistor is connected to a common line, and a drain of the black image transistor is connected to a pixel cell.
  • According to another preferred embodiment of the invention, a gate and a source of the black image transistor are connected to a black image line, and a drain of the black image transistor is connected to a pixel cell.
  • According to another preferred embodiment of the invention, a drain of the black image transistor is connected to a black image line, and a gate and a source of the black image transistor are connected to a pixel cell.
  • In conclude, the invention is carried out only with one gate driver IC and one data driver IC, and the frequencies of these two driver ICs need not be raised. The problem of difficulty in producing the ICs because of their high frequency is thus avoided. The starting time point of the black image enable pulse that makes the pixel cell present a dark state can be arbitrarily adjusted, so the black-insert-ratio is not fixed at 50% as in the prior art. Liquid crystal displays utilizing the invention do not sacrifice half their brightness, and the efficiency of liquid crystal displays is thus improved.
  • Moreover, the circuit design in the invention is simple and adjustable. The invention is also useful for large-sized liquid crystal displays having heavy RC delay and high-resolution liquid crystal displays having too many data lines. The invention provides a black image insertion method and apparatus suitable for large-sized or high-resolution liquid crystal displays.
  • It is to be understood that both the foregoing general description and the following detailed description are examples, and are intended to provide further explanation of the invention as claimed.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • These and other features, aspects, and advantages of the present invention will become better understood with regard to the following description, appended claims, and accompanying drawings where:
  • Fig. 1A is a circuit diagram of a conventional liquid crystal pixel;
  • Fig. 1B is a schematic view of a conventional gate driver IC;
  • Fig. 2A is a schematic view of "A Novel Wide-Viewing-Angle Motion-Picture LCD, SID'98" published by IBM Japan;
  • Fig. 2B is a schematic view of "A Black Stripe Driving Scheme for Displaying Motion Pictures on LCDs, SID '01" published by NEC Corp.;
  • Fig. 3A is a circuit diagram in accordance with one embodiment of the invention;
  • Fig. 3B is a schematic view of a gate driver IC in accordance with one embodiment of the invention;
  • Fig. 3C is a graph of voltage versus time in accordance with one embodiment such as the circuit in Fig. 3Ain operation;
  • Fig. 3D is a graph of the many-to-one relation of the enable pulses of the scanning line and the black image line;
  • Fig. 3E is a graph of voltage versus time in accordance with another embodiment such as the circuit in Fig. 3A in operation.
  • Fig. 4A is a circuit diagram in accordance with another embodiment of the invention;
  • Fig. 4B is an equivalent circuit diagram of Fig. 4A;
  • Fig. 4C is a graph of voltage versus time in accordance with one embodiment such as the circuit in Fig. 4A in operation;
  • Fig. 5A is a circuit diagram in accordance with another embodiment of the invention;
  • Fig. 5B is an equivalent circuit diagram of Fig. 5A; and
  • Fig. 5C is a graph of voltage versus time in accordance with one embodiment such as the circuit in Fig. 5A in operation.
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Reference will now be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
  • The present invention provides black image insertion method and apparatus for display to improve the problem of inserting black images in a liquid crystal display.
  • The invention attaches a black image transistor to the conventional liquid crystal circuit to control the black image insertion, and cooperate with a gate driver IC sending two enable signals to switch a switching transistor and the black image transistor separately. Moreover, the gate driver IC also can control an equivalent diode, formed by shorting a source and a gate of the black image transistor, to make a crystal pixel present a dark state. A black image is therefore displayed on the liquid crystal display.
  • The first embodiment:
  • Fig. 3A illustrates a circuit diagram of one preferred embodiment of the invention. A scanning line 302 periodically switches a switching transistor 312 with enable pulses. When the switching transistor 312 is switched on, a data line 304 writes pixel data into a pixel cell 314 through the switching transistor 312.
  • A first electrode of the pixel cell 314 is connected to the switching transistor 312, and a second electrode of the pixel cell 314 is connected to the common voltage (Vcom). The common voltage is equal to a voltage of a common line 306. Furthermore, one electrode of a storage capacitor 316 is connected to the switching transistor 312, and the other electrode of the storage capacitor 316 is connected to the common line 306.
  • The invention adds a black image transistor 318 and a black image line 308 into the foregoing circuit. A gate of the black image transistor 318 is connected to the black image line 308, a source of the black image transistor 318 is connected to the common line 306, and a drain of the black image transistor 318 is connected to the first electrode of the pixel cell 314.
  • By this configuration, when a black image pulse is sent from the black image line 308 to the gate of the black image transistor 318, the drain and source of the black image transistor 318 are electrically conducted, such that a voltage of the first electrode of the pixel cell 314 is pulled to a black image voltage range and the pixel cell 314 therefore presents a dark state. The black image voltage range is defined as being between the common voltage Vcom plus a zero-level gray scale voltage and the common voltage Vcom minus the zero-level gray scale voltage.
  • The invention further provides a gate driver IC. The gate driver IC controls the switching transistor 312 and black image transistor 318 through the scanning line 302 and the black image line 308, respectively, as illustrated in Fig. 3B. The gate driver IC 320 has gate pins 322 (G1-Gn) and black image pins 328 (BI1-BIn). The gate pin 322 is connected to the scanning line 302 to switch the switching transistor 312, while the black image pin 328 is connected to the black image line 308 to switch the black image transistor 318 and modify the gate voltage.
  • The gate driver IC 320 respectively sends two enable pulses from the gate pins 322 and the black image pins 328, and therein a black image enable pulse of the black image line 308 is located between two adjacent enable pulses of the scanning line 302. In addition, the gate driver IC 320 also can control the voltages of the scanning line 302 and the black image line 308.
  • However, the black image insertion circuit for display is not limited to operation with the gate driver IC in this embodiment. Other gate driver ICs are also can be used in this invention if they can send a black image enable pulse of the black image line 308 between two adjacent enable pulses of the scanning line 302 and control the voltages of the black image line 308 and scanning line 302.
  • In addition, a time offset is designated between the two enable pulses, and periods thereof them are not necessarily equal. When the periods of the enable pulses of the black image line 308 and the scanning line 302 are equal, one black image is inserted between every two frames. In other words, the frames and the black images are Interlaced in a one-to-one relation. Nonetheless, the periods of the enable pulses of the black image line 308 and the scanning line 302 are unequal in some other operating conditions. In those operating conditions, one black image is inserted after several frames, the frames and the black images are Interlaced in many-to-one relation.
  • Fig. 3D is a graph for the many-to-one relation of the enable pulses of the scanning line 302 and the black image line 308. After a voltage signal 362 of the scanning line 302 presenting two enable pulses 362a and 362b, a voltage signal 364 of the black image line 308 then presents a black image enable pulse 364a. In other words, the black image line 308 sends one enable pulse (like the black image enable pulse 364a in Fig. 3D) after the scanning line 302 sending several enable pulses (like the enable pulses 362a and 362b in Fig. 3D).
  • Furthermore, it is noted that the display method of the many-to-one relation of the frames and the black images can be used in any embodiment of the present invention, and are not only limited to this embodiment.
  • Fig. 3C is a graph of voltage versus time in accordance with one embodiment such as the circuit in Fig. 3A while operating. The following descriptions refer simultaneously to Fig. 3C and Fig. 3A. At time T1, a voltage signal 332 of the scanning line 302 sends an enable pulse to switch on the switching transistor 312, the data line 304 then sends the pixel data to the first electrode of the pixel cell 314 though the switching transistor 312, and a voltage signal 334 of the first electrode is raised to the voltage of the pixel data.
  • At time T2, a voltage signal 336a of the black image line 308 sends a black image enable pulse to switch on the black image transistor 318. At this time, the drain and the source of the black image transistor 318 are electrically conducted, the voltage signal 334 of the first electrode is therefore pulled to a black image voltage range 342, and the pixel cell 314 presents a black state. The black image voltage range 342 is defined as being between the common voltage Vcom plus a zero-level gray scale voltage and the common voltage Vcom minus the zero-level gray scale voltage.
  • As illustrated in Fig. 3C, at time T2, the voltage signal 334 of the first electrode is pulled to a black image voltage range 342. However, in some cases, the voltage of the voltage signal 336a may or may not return to the original voltage, such as area 352, before the starting time point of a next enable pulse of the voltage signal 332 at time 5. Therefore, the gate driver IC 320 has to return the voltage of the black image line 308 to the original voltage at time T4.
  • At time T5, the voltage signal 332 of the scanning line 302 sends the next enable pulse to switch on the switching transistor 312 again, and the data line 304 then sends the next pixel data to the first electrode of the pixel cell 314 through the switching transistor 312. Generally, the period of the two starting time points of the two adjacent enable pulses sent by the voltage signal 332 is called a frame time.
  • The foregoing black image enable pulse (at time T2) sent by the voltage signal 336a of the black image line 308 must be between the two adjacent enable pulses, time T1 and time T5, sent by the voltage signal 332 of the scanning line 302. In addition, the time T4 at which the voltage signal 336a modifies the voltage signal 334 must be earlier than the time when the next enable pulse of the voltage signal 332 starts, time T5. All circuit conditions are therefore kept the same before any pixel data are sent to the liquid crystal pixel 300.
  • The voltage signal of black image line 308 circuit in Fig. 3A has other operation modes besides the one illustrated in Fig. 3C, as illustrated in Fig. 3E. Fig. 3E is a graph of voltage versus time in accordance with another embodiment exemplified by the circuit in Fig. 3A operating in another way. The main difference between the Fig. 3C and Fig. 3E is the switch-on period of the voltage signal of the black image line 308 after time T2.
  • The voltage signal 336b of the black image line 308 in Fig. 3E switches on the black image transistor 318 at time T2 and then keeps the black image transistor 318 in the switched-on state, until the black image transistor 318 is switched off at time T3'. The voltage signal 336b is not like the voltage signal 336a in Fig. 3C, which is only a short pulse from time T2 to time T3.
  • As illustrated in Fig. 3E, at time T2, the voltage signal 336b of the black image line 308 sends a black image enable pulse to switch on the black image transistor 318. At this time, the drain and the source of the black image transistor 318 are electrically conducted, the voltage signal 334 of the first electrode is therefore pulled to a black image voltage range 342, and the pixel cell 314 presents a black state. The black image voltage range 342 is defined as being between the common voltage Vcom plus a zero-level gray scale voltage and the common voltage Vcom minus the zero-level gray scale voltage.
  • The drain and the source of the black image transistor 318 are electrically conducted until the voltage signal 336b switches off the black image transistor 318 at time T3'. After that, the voltage signal 332 of the scanning line 302 sends the next enable pulse to switch on the switching transistor 312 again at time T5.
  • The second embodiment:
  • Fig. 4A illustrates a circuit diagram of another preferred embodiment of the invention. A scanning line 402 periodically switches a switching transistor 412 with enable pulses. When the switching transistor 412 is switched on, a data line 404 writes pixel data into a pixel cell 414 through the switching transistor 412.
  • A first electrode of the pixel cell 414 is connected to the switching transistor 412 and a second electrode of the pixel cell 414 is connected to the common voltage (Vcom). Furthermore, one electrode of a storage capacitor 416 is connected to the switching transistor 412 and the other electrode of the storage capacitor 416 is connected to a black image line 408 of the invention.
  • The invention adds a black image transistor 418a and a black image line 408 into the foregoing circuit. A gate and a source of the black image transistor 418a are both connected to the black image line 408, and a drain of the black image transistor 418a is connected to the first electrode of the pixel cell 414.
  • By this configuration, the black image transistor 418a in circuit is equivalent to a diode 418b, as illustrated in Fig. 4B. When a black image pulse is sent from the black image line 408 to the diode 418b (i.e. the gate and the source of the black image transistor 418a) and the voltage of the black image enable pulse is higher than the voltage of the pixel data, the diodes 418b thus are turned on.
  • The voltage of the black image line 408 then couples with the voltage of the first electrode of the pixel cell 414 so as to pull the voltage of the first electrode of the pixel cell 414 to a black image voltage range. The pixel cell 414 therefore presents a dark state. The black image voltage range is defined as being between the common voltage Vcom plus a zero-level gray scale voltage and the common voltage Vcom minus the zero-level gray scale voltage.
  • This preferred embodiment also provides a gate driver IC as illustrated in Fig. 3B. The gate driver IC controls the switching transistor 412 and black image transistor 418a through the scanning line 402 and the black image line 408, respectively. The gate driver IC 320 has gate pins 322 (G1-Gn) and black image pins 328 (BI1-BIn). The gate pin 322 is connected to the scanning line 402 to switch the switching transistor 412, and the black image pin 328 is connected to the black image line 408 to switch the black image transistor 418a and modify the gate voltage.
  • The gate driver IC 320 respectively sends two enable pulses from the gate pins 322 and the black image pins 328, and a black image enable pulse of the black image line 408 is between two adjacent enable pulses of the scanning line 402. In addition, the gate driver IC 320 also can control the voltages of the scanning line 402 and the black image line 408.
  • However, the black image insertion circuit for display is not limited to operation with the gate driver IC as in this embodiment. Other gate driver ICs also can be used in this invention if they can send a black image enable pulse of the black image line 408 between two adjacent enable pulses of the scanning line 402, and control the voltages of the black image line 408 and scanning line 402.
  • Fig. 4C is a graph of voltage versus time in accordance with one embodiment as exemplified by the circuit in Fig. 4A during operation. The following descriptions refer to Fig. 4C and Fig. 4A. At time T6, a voltage signal 432 of the scanning line 402 sends an enable pulse to switch on the switching transistor 412, the data line 404 then sends the pixel data to the first electrode of the pixel cell 414 though the switching transistor 412, and a voltage signal 434 of the first electrode is raised to the voltage of the pixel data.
  • It is noted that the black image transistor 418a in the circuit is equivalent to the diode 418b; the voltage signal 436 therefore must be lower than the voltage signal 434 of the first electrode so as to prevent the black image transistor 418a (i.e. the diode 418b) from being turned on.
  • At time T7, a voltage signal 436 of the black image line 408 sends a black image enable pulse to switch on the black image transistor 418. The voltage of the black image enable pulse must be higher than the voltage of the pixel data. As stated above, the black image transistor 418a in the circuit is equivalent to the diode 418b. The diode 418b is therefore turned on and then the voltage signal 434 of the first electrode is then charged to about the voltage signal 436 of the black image line 408.
  • At time T8, the voltage signal 434 of the first electrode is coupled to a black image voltage range 442 by the voltage signal 436 of the black image line 408, and the pixel cell 414 thus presents a black state. The black image voltage range 442 is defined as being between the common voltage Vcom plus a zero-level gray scale voltage and the common voltage Vcom minus the zero-level gray scale voltage.
  • As illustrated in Fig. 4C, at time T8, the voltage signal 436 of the black image line 408 in this embodiment couples the voltage signal 434 of the first electrode to a black image voltage range 442. However, in some cases, the voltage of the voltage signal 436 may be unable to return to the original voltage (as illustrated by area 452 in Fig. 4C) before the starting time point of a next enable pulse of the voltage signal 432 (at time T10). Therefore, the gate driver IC 320 has to return the voltage of the black image line 408 to the original voltage at time T9.
  • At time T10, the voltage signal 432 of the scanning line 402 sends the next enable pulse to switch on the switching transistor 412 again, and the data line 404 then sends the next pixel data to the first electrode of the pixel cell 414 through the switching transistor 412. Generally, the period of the two starting time points of the two adjacent enable pulses sent by the voltage signal 432 is called a frame time.
  • The foregoing black image enable pulse (at time T7) sent by the voltage signal 436 of the black image line 408 must be between the two adjacent enable pulses (at time T6 and time T10) sent by the voltage signal 432 of the scanning line 402. In addition, the time T9 that the voltage signal 436 modified must be earlier than the starting time point of the next enable pulse of the voltage signal 432 (at time T10). All circuit conditions are therefore kept the same before any pixel data are sent to the liquid crystal pixel 400.
  • The third embodiment:
  • Fig. 5A illustrates a circuit diagram of another preferred embodiment of the invention. A scanning line 502 periodically switches a switching transistor 512 with enable pulses. When the switching transistor 512 is switched on, a data line 504 writes pixel data into a pixel cell 514 through the switching transistor 512.
  • A first electrode of the pixel cell 514 is connected to the switching transistor 512, and a second electrode of the pixel cell 514 is connected to the common voltage (Vcom). Furthermore, one electrode of a storage capacitor 516 is connected to the switching transistor 512, and the other electrode of the storage capacitor 516 is connected to a black image line 508 of the invention.
  • The invention adds a black image transistor 518a and a black image line 508 into the foregoing circuit. A gate and a source of the black image transistor 518a are both connected to the first electrode of the pixel cell 514, and a drain of the black image transistor 518a is connected to the black image line 508.
  • By this configuration, the black image transistor 518a in circuit is equivalent to a diode 518b, as illustrated in Fig. 5B. When a black image enable pulse is sent from the black image line 508 to the diode 518b (i.e. the drain of the black image transistor 518a), and the voltage of the black image enable pulse is lower than the voltage of the pixel data, the diodes 518b thus are turned on.
  • The voltage of the black image line 508 then couples with the voltage of the first electrode of the pixel cell 514, so as to pull the voltage of the first electrode of the pixel cell 514 to a black image voltage range and the pixel cell 514 therefore presents a dark state. The black image voltage range is defined as being between the common voltage Vcom plus a zero-level gray scale voltage and the common voltage Vcom minus the zero-level gray scale voltage.
  • This preferred embodiment also provides a gate driver IC as illustrated in Fig. 3B. The gate driver IC controls the switching transistor 512 and black image transistor 518a through the scanning line 502 and the black image line 508, respectively. The gate driver IC 320 has gate pins 322 (G1-Gn) and black image pins 328 (BI1-BIn). The gate pin 322 is connected to the scanning line 502 to switch the switching transistor 512, and the black image pin 328 is connected to the black image line 508 to switch the black image transistor 518a and modify the gate voltage.
  • The gate driver IC 320 respectively sends two enable pulses from the gate pins 322 and the black image pins 328, and a black image enable pulse of the black image line 508 is between two adjacent enable pulses of the scanning line 502. In addition, the gate driver IC 320 also can control the voltages of the scanning line 502 and the black image line 508.
  • However, the black image insertion circuit for display is not limited to operation with the gate driver IC as exemplified in this embodiment; other gate driver ICs also can be used in this invention if they can send a black image enable pulse of the black image line 508 between two adjacent enable pulses of the scanning line 502 and control the voltages of the black image line 508 and scanning line 502.
  • Fig. 5C is a graph of voltage versus time in accordance with one embodiment as exemplified by the circuit in Fig. 5A during operation. The following descriptions refer to Fig. 5C and Fig. 5A. At time T11, a voltage signal 532 of the scanning line 502 sends an enable pulse to switch on the switching transistor 512, the data line 504 then sends the pixel data to the first electrode of the pixel cell 514 though the switching transistor 512 and a voltage signal 534 of the first electrode is raised to the voltage of the pixel data.
  • It is noted that the black image transistor 518a in the circuit is equivalent to the diode 518b. The voltage signal 536 therefore must be higher than the voltage signal 534 of the first electrode so as to prevent the black image transistor 518a (i.e. the diode 518b) from being be turned on.
  • At time T12, a voltage signal 536 of the black image line 508 sends a black image enable pulse to switch on the black image transistor 518, and the voltage of the black image enable pulse must be lower than the voltage of the pixel data. As stated above, the black image transistor 518a in the circuit is equivalent to the diode 518b, the diode 518b is therefore turned on, and then the voltage signal 534 of the first electrode is then discharged to about the voltage signal 536 of the black image line 508.
  • At time T13, the voltage signal 534 of the first electrode is coupled to a black image voltage range 542 by the voltage signal 536 of the black image line 508. The pixel cell 514 thereby presents a black state. The black image voltage range 542 is defined as being between the common voltage Vcom plus a zero-level gray scale voltage and the common voltage Vcom minus the zero-level gray scale voltage.
  • As illustrated in Fig. 5C, at time T13, the voltage signal 536 of the black image line 508 in this embodiment couples the voltage signal 534 of the first electrode to a black image voltage range 542. However, in some cases, the voltage of the voltage signal 536 may be unable to return to the original voltage (as illustrated by area 552 in Fig. 4C) before the starting time point of a next enable pulse of the voltage signal 532 (at time T15). Therefore, the gate driver IC 320 has to return the voltage of the black image line 508 to the origin voltage at time T14.
  • At time T15, the voltage signal 532 of the scanning line 502 sends the next enable pulse to switch on the switching transistor 512 again, and the data line 504 then sends the next pixel data to the first electrode of the pixel cell 514 through the switching transistor 512. Generally, the period of the two starting time points of the two adjacent enable pulses sent by the voltage signal 532 is called a frame time.
  • The foregoing black image enable pulse (at time T12) sent by the voltage signal 536 of the black image line 508 must be between the two adjacent enable pulses (at time T11 and time T15) sent by the voltage signal 532 of the scanning line 502. In addition, the time T14 that the voltage signal 536 modified must be earlier than the starting time point of the next enable pulse of the voltage signal 532 (at time T15). All circuit conditions are therefore kept the same before any pixel data are sent to the liquid crystal pixel 500.
  • The invention has some advantages as followings:
  • 1. The invention is carried out only with one gate driver IC and one data driver IC, and the frequencies of these two driver ICs need not be raised. The invention therefore can prevent the problem of difficulty in producing the ICs because of their high frequency.
  • 2. The starting time point of the black image enable pulse that makes the pixel cell present a dark state can be arbitrarily adjusted, so the black-insert-ratio is not fixed at 50% as in the prior art. Liquid crystal displays utilizing the invention do not sacrifice half their brightness, and the invention therefore can improve the efficiencies of the liquid crystal displays.
  • 3. The circuit design in the invention is simple and adjustable; moreover, the invention is also useful for large-sized liquid crystal displays having heavy RC delay and high-resolution liquid crystal displays having too many data lines. The invention provides a black image insertion method and apparatus suitable for large-sized or high-resolution liquid crystal displays.
  • It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.

Claims (22)

  1. A black image insertion method for display, a black image being inserted between two frames of a liquid crystal display, each of the frames being displayed by a plurality of liquid crystal cells, each of the crystal cells having a first electrode and a second electrode, the first electrode being connected to a switching transistor, a plurality of enable pulses periodically switching the switching transistor, the first electrode being connected to a black image electronic element, and the second electrode being connected to a common voltage, the black image insertion method comprising:
    sending one of the enable pulses to switch on the switching transistor, a voltage of the first electrode being changed to a data voltage; and
    sending a black image enable pulse to switch on the black image electronic element before a next enable pulse switches on the switching transistor again, the voltage of the first electrode being changed from the data voltage to a black image voltage.
  2. The black image insertion method of claim 1, wherein the black image voltage is between the common voltage plus a zero-level gray scale voltage and the common voltage minus the zero-level gray scale voltage.
  3. The black image insertion method of claim 1, wherein the black image insertion method further comprises:
    providing an initial voltage to the black image electronic element to turn off the black image electronic element during sending the enable pulse to switch on the switching transistor.
  4. The black image insertion method of claim 3, wherein the black image insertion method further comprises:
    returning a voltage of the black image electronic element to the initial voltage after the voltage of the first electrode is changed from the data voltage to the black image voltage.
  5. The black image insertion method of claim 1, wherein the black image electronic element comprises a black image transistor.
  6. The black image insertion method of claim 5, wherein the black image insertion method further comprises:
    providing an initial voltage to the black image transistor to turn off the black image transistor during sending the enable pulse to switch on the switching transistor.
  7. The black image insertion method of claim 6, wherein when a source and a gate of the black image transistor are connected to the initial voltage and a drain of the black image transistor is connected to the first electrode, the initial voltage is lower than the data voltage and the black image enable pulse is higher than the data voltage.
  8. The black image insertion method of claim 6, wherein when a source and a gate of the black image transistor are connected to the first electrode and a drain of the black image transistor is connected to the initial voltage, the initial voltage is higher than the data voltage and the black image enable pulse is lower than the data voltage.
  9. A black image insertion circuit for display, the black image insertion circuit for display comprising:
    a switching transistor;
    a liquid cell having a first electrode and a second electrode;
    a scan line switching the switching transistor;
    a data line sending pixel data to the first electrode through the switching transistor;
    a common line, wherein a voltage of the common line is equal to a voltage of the second electrode;
    a storage capacitor connecting the first electrode and the common line, wherein the storage capacitor stores the pixel data;
    a black image transistor, wherein a drain of the black image transistor is connected to the first electrode and a source of the black image transistor is connected to the common line; and
    a black image line, wherein the black image line is connected to a gate of the black image transistor to switch the black image transistor.
  10. The black image insertion circuit of claim 9, wherein the black image insertion circuit further comprises a gate driver IC, and the gate driver IC comprises:
    at least one first pin connected to the scan line, the first pin sending a first signal to switch the switching transistor; and
    at least one second pin connected to the black image line, the second pin sending a second signal to switch the black image transistor, wherein a predetermined time offset exists between the first signal and the second signal.
  11. The black image insertion circuit of claim 10, wherein periods of the first signal and the second signal are equal.
  12. The black image insertion circuit of claim 10, wherein periods of the first signal and the second signal are unequal.
  13. A black image insertion circuit for display, the black image insertion circuit for display comprising:
    a switching transistor;
    a liquid cell having a first electrode and a second electrode, wherein a voltage of the second electrode is equaled to a common voltage ;
    a scan line switching of the switching transistor;
    a data line sending pixel data to the first electrode through the switching transistor;
    a black image electronic element, wherein the black image electronic element is connected to the first electrode;
    a black image line sending a black image data to the first electrode through the black image electronic element; and
    a storage capacitor connecting the first electrode and the black image line, wherein the storage capacitor stores the pixel data.
  14. The black image insertion circuit of claim 13, wherein the black image electronic element comprises a black image transistor.
  15. The black image insertion circuit of claim 14, wherein a source and a gate of the black image transistor are connected to the black image line, and a drain of the black image transistor is connected to the first electrode.
  16. The black image insertion circuit of claim 14, wherein a source and a gate of the black image transistor are connected to the first electrode, and a drain of the black image transistor is connected to the black image line.
  17. The black image insertion circuit of claim 13, wherein the black image insertion circuit further comprises a gate driver IC, and the gate driver IC comprises:
    at least one first pin connected to the scan line, the first pin sending an enable signal to switch the switching transistor; and
    at least one second pin connected to the black image line, the second pin sending the black image data to the black image line, wherein a predetermined time offset exists between the enable signal and the black image data.
  18. The black image insertion circuit of claim 17, wherein periods of the enable signal and the black image data are equal.
  19. The black image insertion circuit of claim 17, wherein periods of the enable signal and the black image data are unequal.
  20. A gate driver IC for a liquid crystal display, driving at least one liquid crystal pixel, the liquid crystal pixel having a switching transistor and a black image line, the gate driver IC for a liquid crystal display comprising:
    at least one first pin connected to a gate of the switching transistor, wherein the first pin sends a first signal to switch the switching transistor; and
    at least one second pin connected to the black image line, wherein the second pin sends a second signal to the black image line to display a black image on the crystal pixel, and wherein a predetermined time offset exists between the first signal and the second signal.
  21. The black image insertion circuit of claim 20, wherein periods of the first signal and the second signal are equal.
  22. The black image insertion circuit of claim 20, wherein periods of the first signal and the second signal are unequal.
EP03016980A 2003-07-25 2003-07-25 Black image insertion method and apparatus for display Expired - Lifetime EP1501071B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
EP03016980A EP1501071B1 (en) 2003-07-25 2003-07-25 Black image insertion method and apparatus for display

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
EP03016980A EP1501071B1 (en) 2003-07-25 2003-07-25 Black image insertion method and apparatus for display

Publications (2)

Publication Number Publication Date
EP1501071A1 true EP1501071A1 (en) 2005-01-26
EP1501071B1 EP1501071B1 (en) 2011-01-05

Family

ID=33483949

Family Applications (1)

Application Number Title Priority Date Filing Date
EP03016980A Expired - Lifetime EP1501071B1 (en) 2003-07-25 2003-07-25 Black image insertion method and apparatus for display

Country Status (1)

Country Link
EP (1) EP1501071B1 (en)

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020047818A1 (en) * 2000-03-07 2002-04-25 Tsunenori Yamamoto Liquid crystal display apparatus

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2833546B2 (en) * 1995-11-01 1998-12-09 日本電気株式会社 Liquid crystal display
JP3536006B2 (en) * 2000-03-15 2004-06-07 シャープ株式会社 Active matrix display device and driving method thereof
KR100534573B1 (en) * 2000-11-29 2005-12-07 삼성에스디아이 주식회사 Triodic Rectifier Switch

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020047818A1 (en) * 2000-03-07 2002-04-25 Tsunenori Yamamoto Liquid crystal display apparatus

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
NAKAMURA H ET AL: "11.5L: LATE-NEWS PAPER: A NOVEL WIDE-VIEWING-ANGLE MOTION-PICTURE LCD", 1998 SID INTERNATIONAL SYMPOSIUM DIGEST OF TECHNICAL PAPERS. ANAHEIM, CA, MAY 17 - 22, 1998, SID INTERNATIONAL SYMPOSIUM DIGEST OF TECHNICAL PAPERS, SANTA ANA, CA: SID, US, vol. 29, 17 May 1998 (1998-05-17), pages 143 - 146, XP000792529, ISSN: 0098-966X *
NOSE T ET AL: "A BLACK STRIPE DRIVING SCHEME FOR DISPLAYING MOTION PICTURES ON LCDS", 2001 SID INTERNATIONAL SYMPOSIUM DIGEST OF TECHNICAL PAPERS. SAN JOSE, CA, JUNE 5 - 7, 2001, SID INTERNATIONAL SYMPOSIUM DIGEST OF TECHNICAL PAPERS, SAN JOSE, CA: SID, US, vol. 32, June 2001 (2001-06-01), pages 994 - 997, XP001054113 *

Also Published As

Publication number Publication date
EP1501071B1 (en) 2011-01-05

Similar Documents

Publication Publication Date Title
US20040207649A1 (en) Black image insertion method and apparatus for display
US7800705B2 (en) Liquid crystal display having electrically floating thin film transistor within sub pixel unit
US6570553B2 (en) Display and its driving method
JP3730159B2 (en) Display device driving method and display device
JP4137394B2 (en) Display device drive method, display device using the same, and portable device equipped with the display device
EP1174758A1 (en) Liquid crystal display
US8054263B2 (en) Liquid crystal display having discharging circuit
US6933917B2 (en) Method and circuit for LCD panel flicker reduction
US8018420B2 (en) Liquid crystal display device
JPH1031202A (en) Selection line driver for display matrix having toggling back plane
JP2002262243A (en) Image display system
US7161574B2 (en) Liquid crystal display element driving method and liquid crystal display using the same
US8669975B2 (en) Electro-optical device and driving circuit
JP4905635B2 (en) Display drive device
US20060145988A1 (en) Active matrix liquid crystal display
CN100412938C (en) Display mode with black picture inserted and apparatus thereof
CN107479289B (en) Pixel structure and array substrate
KR20020056093A (en) Circuit driving Gate of Liquid Crystal display
US20130135281A1 (en) LCD Device and Method of Driving the LCD Device
EP1501071B1 (en) Black image insertion method and apparatus for display
JP2003330425A (en) Liquid crystal display device and its driving control method
JP2005037685A (en) Driving device and method for liquid crystal display panel
KR20010093034A (en) Liquid crystal display device using an impulse type and method thereof
JP2002132220A (en) Method for displaying picture of liquid crystal display device and liquid crystal display device
KR100667184B1 (en) Source driver of liquid crystal display

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

17P Request for examination filed

Effective date: 20030725

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LI LU MC NL PT RO SE SI SK TR

AX Request for extension of the european patent

Extension state: AL LT LV MK

AKX Designation fees paid

Designated state(s): GB

REG Reference to a national code

Ref country code: DE

Ref legal event code: 8566

GRAP Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOSNIGR1

GRAS Grant fee paid

Free format text: ORIGINAL CODE: EPIDOSNIGR3

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): GB

REG Reference to a national code

Ref country code: GB

Ref legal event code: FG4D

PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

26N No opposition filed

Effective date: 20111006

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: GB

Payment date: 20150727

Year of fee payment: 13

GBPC Gb: european patent ceased through non-payment of renewal fee

Effective date: 20160725

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: GB

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20160725