EP1315083A2 - Processeur et procédé de traitement en pipeline - Google Patents
Processeur et procédé de traitement en pipeline Download PDFInfo
- Publication number
- EP1315083A2 EP1315083A2 EP02025921A EP02025921A EP1315083A2 EP 1315083 A2 EP1315083 A2 EP 1315083A2 EP 02025921 A EP02025921 A EP 02025921A EP 02025921 A EP02025921 A EP 02025921A EP 1315083 A2 EP1315083 A2 EP 1315083A2
- Authority
- EP
- European Patent Office
- Prior art keywords
- stage
- pipeline
- instructions
- processing device
- electronic processing
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline, look ahead
- G06F9/3802—Instruction prefetching
- G06F9/3814—Implementation provisions of instruction buffers, e.g. prefetch buffer; banks
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline, look ahead
- G06F9/3802—Instruction prefetching
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline, look ahead
- G06F9/3867—Concurrent instruction execution, e.g. pipeline, look ahead using instruction pipelines
Definitions
- This invention relates, in general, to an electronic processing device and to a method of pipelining in such a device, and more particularly, though not exclusively, to a superscalar electronic processing device having multiple pipelines and to a method of pipelining instructions in such a device.
- a pipeline in such a device is a series of stages carrying out the different steps of the instruction, with each stage carrying out one step, and the instruction then moving on to the next, stage where the next step is carried out.
- a series of instructions can be moved into the pipeline one by one on each clock cycle, thereby increasing the throughput since each instruction only needs to wait until the first stage of the pipeline is available, rather than waiting for the whole of the previous instruction to be completed.
- a scalar pipeline is a pipeline into which a maximum of one instruction per cycle can be issued. If all data and control stalls in the pipeline can be eliminated, the ideal situation of one clock cycle per instruction (1 CPI) is achieved. However, it is desirable to reduce the number of clock cycles per instruction still further (CPI ⁇ 1). To do this, more than one instruction per cycle needs to issue from the pipeline. Thus, a superscalar device is one into which multiple instructions may be issued per clock cycle. Ideally, an N-way superscalar processing device would allow the issue of N instructions per clock cycle. However data and control stalls caused by pipeline hazards apply equally to superscalar systems. This limits the effective number of instructions that can be issued per clock cycle.
- load/store instructions may be directed to one type of pipeline
- arithmetic instructions may be directed to a different type of pipeline, which may also be further divided into, for example, integer or floating point type pipelines.
- instructions when instructions are fetched from memory, they are first predecoded to determine which type of instruction they are so that they can be directed to the appropriate type of pipeline, in which they are passed to a decode stage.
- the Fetch and Predecode stages are designed to allow for a number of instructions to be handled at once, so that, by arranging for sets, of the same number and types of instruction as there are pipelines, to be arranged together by the programmer of compiler, such a set can be passed through to the Decode stage of each of the pipelines on the same clock cycle.
- the set of instructions is then executed and written back to memory in parallel on the same clock cycles, while the next sets of instructions are passed through the pipeline stages.
- the present invention provides an electronic processing device having at least two pipelines arranged in parallel to receive a series of instructions, each pipeline having a plurality of standard stages through which the instructions pass, and wherein at least one of the pipelines is provided with at least one delay stage which is switchable into and out of the pipeline to increase or decrease its effective length.
- the electronic processing device further comprises control means for controlling the at least one delay stage to switch it into and out of the pipeline depending on whether a previous instruction in the pipeline is stalled or not.
- a method of pipelining in an electronic processing device having at least two pipelines arranged in parallel to receive a series of instructions, each pipeline having a plurality of stages through which the instructions pass, the method comprising the steps of: at a first clock cycle, providing a first respective instruction to a first stage of each of the respective pipelines; and at subsequent clock cycles, providing a subsequent respective instruction to the first stage of each respective pipeline, and, unless a previous instruction is stalled in a pipeline, moving each respective instruction to the next stage of the respective pipeline; wherein, if a previous instruction is stalled in a pipeline, a delay stage is switched into that pipeline to receive the next instruction.
- the instructions in the other pipeline(s) are not stalled or delayed.
- a plurality of delay stages are available for switching into a series in a pipeline.
- the or each delay stage is preferably switched into the pipeline between a predecode stage and a decode stage of the pipeline.
- the at least one delay stage is switched into the pipeline between a predecode stage and a decode stage, if a previous instruction is stalled in the decode stage, and wherein the at least one delay stage is switched out of the pipeline if the predecode stage has no instruction to pass to any decode stage.
- one delay stage of a plurality of delay stages is switched into a series of delay stages in the pipeline between adjacent the predecode stage per clock cycle if a previous instruction is stalled in the decode stage, and wherein one delay stage adjacent the predecode stage is switched out of the pipeline per clock cycle if the predecode stage has no instruction to pass to any decode stage.
- the pipeline provided with at least one delay stage switchable into and out of the pipeline is preferably an integer pipeline and the other pipeline is preferably a load/store pipeline.
- the maximum number of delay stages in a series in a pipeline is equal to the load-use penalty for that pipeline.
- FIG. 1 shows a six-stage pipeline system 1 in a superscalar electronic processing device having one integer pipeline 2 and one load/store pipeline 3.
- Each of the pipelines 2 and 3 are formed of six stages, in this embodiment, with the first stage being a Fetch (F) stage, the second stage being a Predecode (PD) stage, the third stage being a Decode (D) stage, the next two stages being Execute (Ex1 and Ex2) stages and the final stage being a Writeback (WB) stage.
- F Fetch
- PD Predecode
- D Decode
- E Execute
- WB Writeback
- the Fetch (F) stage 4 and the Predecode (PD) stage 5 are shared by the integer pipeline 2 and the load/store pipeline 3.
- the instruction is passed to either a integer Decode (D) stage 6 or an load/save Decode (D) stage 7.
- D integer Decode
- D load/save Decode
- a programmer or compiler usually attempts to provide alternating integer and load/store instructions so that they can be paired together in program order in the Predecode stage 5.
- an integer instruction will be paired with an immediately following load/store instruction where possible, such that the integer instruction is the older of the pair.
- one such pair of instructions is issued to the appropriate Decode stages of the load/store and integer pipelines on each clock cycle. If this is not possible, the instructions are issued to the Decode stage(s) separately.
- the decode stages 6 and 7 in both the integer pipeline and the load/store pipeline gather together the source operands for the instruction execution and pass the operands to the next stages in the pipeline, which are first and second Execution (Ex1 and Ex2) stages 8 and 9 in the integer pipeline and first and second Execution (Ex1 and Ex2) stages 10 and 11 in the load/store pipeline.
- the integer pipeline Execution stages 8 and 9 perform the integer operation required by the instruction
- the load/store pipeline Executions tages 10 and 11 perform the load or store operations required by the instruction.
- the actual accessing of memory is performed in Execution stage 11.
- the result of the instruction execution are then passed to Writeback (WB) stages 12 and 13, which return the result of the instruction execution back to a memory or register file.
- WB Writeback
- the operands required by the Decode stages 6 and 7 may be held in a register file or in-flight in one or other of the pipelines. Result forwarding in the pipelines allows results to be forwarded back to the Decode stage of a pipeline as soon as they become available, without needing to wait for them to issue from the Writeback stage. In the case of the integer pipeline, this may be from either of the Execution stages 8 and 9 or from the Writeback stage 12, although, in the case of a load/store instruction, this can only be forwarded from the Writeback stage 13.
- the Decode stage will stall until the operand becomes available.
- all earlier pipestages that is the stages before the stalling stage in the pipeline, must also stall, in order to maintain the ordering of instructions within the pipeline.
- the load/store Decode stage 7 and the Predecode and Fetch stages 5 and 4 must also stall.
- FIG. 2 shows how instructions flow down the pipelines, indicating which stage an instruction is at for particular clock cycles.
- instructions (a) and (b) both enter the Fetch stage at clock cycle 0, move to the Predecode stage at clock cycle 1 and then continue on successive clock cycles to move through the Decode and Execution stages and issue from the Writeback stages on clock cycle 5.
- the instructions (a) - (c) mean the following:
- instruction (c) is dependent on instruction (b) because instruction (c) needs to wait for d0 to be loaded with instruction (b). Therefore, turning back to FIG. 2, it will be seen that instruction (c) passes through the Fetch and Predecode stages normally on clock cycles 1 and 2, but then stalls in the Decode stage on clock cycles 3 and 4 (as shown by brackets around the D), before the result of instruction (b) is made available from the Writeback stage in clock cycle 5, which can therefore be obtained by the Decode stage for instruction (c) and then passed forward for execution in clock cycle 6. Hitherto, this would have meant, as mentioned above, that the paired load/store instruction (d) would also need to be stalled in the Decode stage for clock cycles 3 and 4. However, according to the present embodiment of the invention, the load/store instructions no longer need to be stalled and can progress normally through the load/store pipeline, as seen in FIG. 2.
- instruction (e) which issues from the Predecode stage in clock cycle 3
- instruction (e) instead of stalling instruction (e), as would have occurred in prior art devices, instruction (e) is now passed to a first Delay stage Q1 in clock cycle 3.
- instruction (e) is stalled in Delay stage Q1, in clock cycle 4, until clock cycle 5, when instruction (c) issues from the Decode stage, allowing instruction (e) to issue from Delay stage Q1 into the Decode stage.
- instruction (g) it will be apparent that, in clock cycle 4, it cannot issue from the Predecode stage to Delay stage Q1 because instruction (e) is still in Delay stage Q1. Therefore, instruction (g) is passed to a second Delays stage Q2. From second Delay stage Q2, instruction (e) can then pass normally in subsequent clock cycles through the first Delay stage Q1 to the Decode stage and then through the Execution stages Ex1 and Ex2 to the Writeback stage. From this point, as long as there are instructions flowing through both pipelines, the two Delay stages Q1 and Q2 are included in the integer pipeline between the Predecode and the Decode stages.
- FIG. 3 shows previous instructions (zz), (yy), (xx) and (ww) in later stages of the pipelines, although they are not shown in FIG. 2.
- a first Delay (Q1) stage 14 is switched into the integer pipeline 2 between the Predecode stage 5 and the Decode stage 6. In this way, the progress of the later instructions through the Fetch and Predecode stages 4 and 5 is not impeded, and the progress of instructions through the load/store pipeline 3 can continue normally.
- instruction (e) now completes the Writeback stage in clock cycle 9
- its paired instruction (f) completes in clock cycle 7.
- the rules for establishing the relative age of instructions mentioned above still apply. However, the number of Delay stages in use must also be used in order to correctly determine which stages to stall or forward from. For a stall in the second Execution stage of the load/store pipeline, all younger instructions must be stalled. Using the rules mentioned above and by inspection of the different pipeline diagrams, the stages are, in age order:
- the Delay stages can be switched out of the pipeline, at a rate of one per clock cycle, when there are no instructions to issue from the Predecode stage into either of the integer or load/store pipelines. This can happen in cases of instruction cache misses, branch misprediction, etc. Delay stages can also be removed when there are no valid instructions in the integer pipeline (i.e. when there is a long sequence of load/store instructions with no integer instructions). In order to maintain instruction ordering whenever Delay stages are removed from the pipeline, it is necessary to stall the load/store pipeline. This is shown in FIG. 2 and FIG. 4 at clock cycles 10, 11 and 12.
- the pair of instructions entering the Fetch stage are instructions (s) and (t), which are null, so that the Fetch stage is empty (F').
- instructions (s) and (t) are passed to the Predecode stage 5 from the Fetch stage 4, where they are replaced by instructions (u) and (v), which are also null.
- the integer pipeline 2 has instructions (q), (o), (m), (k), (i) and (g) moving normally through successive stages 15, 14, 6, 8, 9 and 12 in the pipeline 2, which includes two Delay stages 15 and 14, whereas the load/store pipeline 3 is stalled, with instructions (r), (p), (n) and (I) stalled in the Decode, first and second Execute and Writeback stages 7, 10, 11 and 13 of the load/store pipeline 3.
- FIG. 5 shows, schematically, a physical implementation of part of the integer pipeline of FIGs. 3 and 4 between two the predecode stage 5 and the decode stage 6.
- a first multiplexer 16 is provided between the Predecode stage 5 and the Decode stage 6.
- the first multiplexer 16 has an output coupled to an input of the Decode stage 6 and a pair of inputs, a first of which is coupled directly to an output of the Predecode stage 5, and a second of which is coupled to an output of the first Delay stage 14.
- a second multiplexer 17 is provided between the first Delay stage 14 and the second Delay stage 15.
- the second multiplexer 17 has an output coupled to an input of the first Delay stage 14 and a pair of inputs, a first of which is coupled directly to the output of the Predecode stage 5, and a second of which is coupled to an output of the second Delay stage 15.
- the instruction from Predecode stage 5 issues via the second multiplexer 17 to the first Delay (Q1) stage 14, unless there is an instruction in the first Delay stage 14 that cannot issue, in which case the instruction from Predecode stage 5 issues directly to the second (Q2) Delay stage 15, as was described above.
- the first and second multiplexers 16 and 17 thus provide the "switching" function, allowing the instructions to flow into a stage either from the Predecode stage 5 or from the previous Delay stage.
- the second Delay stage 15 does not need a multiplexer between it and the Predecode stage 5 since an instruction flowing into the second Delay stage 15 can only come from the Predecode stage 5.
- control mechanism for switching the delay stages into and out of the pipeline can be different from that described above.
- number of delay stages available for switching can be varied according to the length of the pipeline and the required efficiency and predominant types of pipelines in the device.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GB0128286 | 2001-11-26 | ||
GB0128286A GB2382422A (en) | 2001-11-26 | 2001-11-26 | Switching delay stages into and out of a pipeline to increase or decrease its effective length |
Publications (2)
Publication Number | Publication Date |
---|---|
EP1315083A2 true EP1315083A2 (fr) | 2003-05-28 |
EP1315083A3 EP1315083A3 (fr) | 2004-06-30 |
Family
ID=9926457
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP02025921A Withdrawn EP1315083A3 (fr) | 2001-11-26 | 2002-11-20 | Processeur et procédé de traitement en pipeline |
Country Status (3)
Country | Link |
---|---|
US (1) | US20030120883A1 (fr) |
EP (1) | EP1315083A3 (fr) |
GB (1) | GB2382422A (fr) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2004097626A2 (fr) * | 2003-04-28 | 2004-11-11 | Koninklijke Philips Electronics N.V. | Systeme de traitement en parallele |
WO2006122941A2 (fr) * | 2005-05-16 | 2006-11-23 | Infineon Technologies Ag | Controle de pipelines d'execution hors service moyen de parametres de desalignement |
GB2532847A (en) * | 2014-09-30 | 2016-06-01 | Imagination Tech Ltd | Variable length execution pipeline |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080275758A1 (en) * | 2004-06-14 | 2008-11-06 | Clayton James D | Price planning platform |
US20060095732A1 (en) * | 2004-08-30 | 2006-05-04 | Tran Thang M | Processes, circuits, devices, and systems for scoreboard and other processor improvements |
US9798548B2 (en) * | 2011-12-21 | 2017-10-24 | Nvidia Corporation | Methods and apparatus for scheduling instructions using pre-decode data |
KR102238650B1 (ko) * | 2014-04-30 | 2021-04-09 | 삼성전자주식회사 | 저장 장치, 상기 저장 장치를 포함하는 컴퓨팅 시스템 및 상기 저장 장치의 동작 방법 |
US11113055B2 (en) * | 2019-03-19 | 2021-09-07 | International Business Machines Corporation | Store instruction to store instruction dependency |
TWI756616B (zh) * | 2020-01-14 | 2022-03-01 | 瑞昱半導體股份有限公司 | 處理器電路以及資料處理方法 |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5325495A (en) * | 1991-06-28 | 1994-06-28 | Digital Equipment Corporation | Reducing stall delay in pipelined computer system using queue between pipeline stages |
US5604878A (en) * | 1994-02-28 | 1997-02-18 | Intel Corporation | Method and apparatus for avoiding writeback conflicts between execution units sharing a common writeback path |
US5737562A (en) * | 1995-10-06 | 1998-04-07 | Lsi Logic Corporation | CPU pipeline having queuing stage to facilitate branch instructions |
US6216223B1 (en) * | 1998-01-12 | 2001-04-10 | Billions Of Operations Per Second, Inc. | Methods and apparatus to dynamically reconfigure the instruction pipeline of an indirect very long instruction word scalable processor |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5006980A (en) * | 1988-07-20 | 1991-04-09 | Digital Equipment Corporation | Pipelined digital CPU with deadlock resolution |
JP2875864B2 (ja) * | 1990-08-24 | 1999-03-31 | 富士通株式会社 | パイプライン処理方式 |
EP0495167A3 (en) * | 1991-01-16 | 1996-03-06 | Ibm | Multiple asynchronous request handling |
US5590368A (en) * | 1993-03-31 | 1996-12-31 | Intel Corporation | Method and apparatus for dynamically expanding the pipeline of a microprocessor |
US5996065A (en) * | 1997-03-31 | 1999-11-30 | Intel Corporation | Apparatus for bypassing intermediate results from a pipelined floating point unit to multiple successive instructions |
US6038658A (en) * | 1997-11-03 | 2000-03-14 | Intel Corporation | Methods and apparatus to minimize the number of stall latches in a pipeline |
-
2001
- 2001-11-26 GB GB0128286A patent/GB2382422A/en not_active Withdrawn
-
2002
- 2002-11-20 EP EP02025921A patent/EP1315083A3/fr not_active Withdrawn
- 2002-11-26 US US10/304,369 patent/US20030120883A1/en not_active Abandoned
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5325495A (en) * | 1991-06-28 | 1994-06-28 | Digital Equipment Corporation | Reducing stall delay in pipelined computer system using queue between pipeline stages |
US5604878A (en) * | 1994-02-28 | 1997-02-18 | Intel Corporation | Method and apparatus for avoiding writeback conflicts between execution units sharing a common writeback path |
US5737562A (en) * | 1995-10-06 | 1998-04-07 | Lsi Logic Corporation | CPU pipeline having queuing stage to facilitate branch instructions |
US6216223B1 (en) * | 1998-01-12 | 2001-04-10 | Billions Of Operations Per Second, Inc. | Methods and apparatus to dynamically reconfigure the instruction pipeline of an indirect very long instruction word scalable processor |
Non-Patent Citations (1)
Title |
---|
GOLDEN M ET AL: "Comparison of two common pipeline structures" IEE PROCEEDINGS: COMPUTERS AND DIGITAL TECHNIQUES, IEE, GB, vol. 143, no. 3, 24 May 1996 (1996-05-24), pages 161-167, XP006006184 ISSN: 1350-2387 * |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2004097626A2 (fr) * | 2003-04-28 | 2004-11-11 | Koninklijke Philips Electronics N.V. | Systeme de traitement en parallele |
WO2004097626A3 (fr) * | 2003-04-28 | 2006-04-20 | Koninkl Philips Electronics Nv | Systeme de traitement en parallele |
WO2006122941A2 (fr) * | 2005-05-16 | 2006-11-23 | Infineon Technologies Ag | Controle de pipelines d'execution hors service moyen de parametres de desalignement |
WO2006122941A3 (fr) * | 2005-05-16 | 2007-06-14 | Infineon Technologies Ag | Controle de pipelines d'execution hors service moyen de parametres de desalignement |
GB2532847A (en) * | 2014-09-30 | 2016-06-01 | Imagination Tech Ltd | Variable length execution pipeline |
GB2532847B (en) * | 2014-09-30 | 2017-01-18 | Imagination Tech Ltd | Variable length execution pipeline |
US9558002B2 (en) | 2014-09-30 | 2017-01-31 | Imagination Techologies Limited | Variable length execution pipeline |
US9996345B2 (en) | 2014-09-30 | 2018-06-12 | Imagination Technologies Limited | Variable length execution pipeline |
Also Published As
Publication number | Publication date |
---|---|
EP1315083A3 (fr) | 2004-06-30 |
GB2382422A (en) | 2003-05-28 |
US20030120883A1 (en) | 2003-06-26 |
GB0128286D0 (en) | 2002-01-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6754812B1 (en) | Hardware predication for conditional instruction path branching | |
US6918032B1 (en) | Hardware predication for conditional instruction path branching | |
EP1886216B1 (fr) | Controle de pipelines d'execution hors service au moyen de parametres de desalignement | |
JP3575617B2 (ja) | コンピュータシステム | |
US7454598B2 (en) | Controlling out of order execution pipelines issue tagging | |
US6192466B1 (en) | Pipeline control for high-frequency pipelined designs | |
KR100616722B1 (ko) | 수퍼스칼라프로세서내의파이프라인명령디스패치유닛 | |
US20080215864A1 (en) | Method and apparatus for instruction pointer storage element configuration in a simultaneous multithreaded processor | |
US10514919B2 (en) | Data processing apparatus and method for processing vector operands | |
US7010675B2 (en) | Fetch branch architecture for reducing branch penalty without branch prediction | |
US20030200421A1 (en) | Reducing data hazards in pipelined processors to provide high processor utilization | |
US9690590B2 (en) | Flexible instruction execution in a processor pipeline | |
EP1315083A2 (fr) | Processeur et procédé de traitement en pipeline | |
US5778208A (en) | Flexible pipeline for interlock removal | |
EP0874308B1 (fr) | Acheminement d'instructions de stockage avec probabilité améliorée d'acheminement | |
US7437544B2 (en) | Data processing apparatus and method for executing a sequence of instructions including a multiple iteration instruction | |
US8051275B2 (en) | Result path sharing between a plurality of execution units within a processor | |
US6769057B2 (en) | System and method for determining operand access to data | |
US6260133B1 (en) | Processor having operating instruction which uses operation units in different pipelines simultaneously | |
Kuga et al. | DSNS (dynamically-hazard-resolved statically-code-scheduled, nonuniform superscalar) yet another superscalar processor architecture | |
US20240020120A1 (en) | Vector processor with vector data buffer | |
US6918028B1 (en) | Pipelined processor including a loosely coupled side pipe | |
Ozawa et al. | Performance evaluation of Cascade ALU architecture for asynchronous super-scalar processors | |
US6490653B1 (en) | Method and system for optimally issuing dependent instructions based on speculative L2 cache hit in a data processing system | |
JP5598114B2 (ja) | 演算ユニット |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
AK | Designated contracting states |
Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR IE IT LI LU MC NL PT SE SK TR |
|
AX | Request for extension of the european patent |
Extension state: AL LT LV MK RO SI |
|
RIN1 | Information on inventor provided before grant (corrected) |
Inventor name: NORDEN, ERIK KARL Inventor name: HASTIE, NEIL STUART Inventor name: FARRALL, GLENN ASHLEY |
|
PUAL | Search report despatched |
Free format text: ORIGINAL CODE: 0009013 |
|
AK | Designated contracting states |
Kind code of ref document: A3 Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR IE IT LI LU MC NL PT SE SK TR |
|
AX | Request for extension of the european patent |
Extension state: AL LT LV MK RO SI |
|
17P | Request for examination filed |
Effective date: 20041202 |
|
AKX | Designation fees paid |
Designated state(s): DE FR IT |
|
17Q | First examination report despatched |
Effective date: 20050614 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN |
|
18D | Application deemed to be withdrawn |
Effective date: 20051228 |
|
RIN1 | Information on inventor provided before grant (corrected) |
Inventor name: NORDEN, ERIK KARL Inventor name: HASTIE, NEIL STUART Inventor name: FARRALL, GLENN ASHLEY |