EP1097617B1 - Interconnect assembly for printed circuit boards and method of fabrication - Google Patents
Interconnect assembly for printed circuit boards and method of fabrication Download PDFInfo
- Publication number
- EP1097617B1 EP1097617B1 EP99901354A EP99901354A EP1097617B1 EP 1097617 B1 EP1097617 B1 EP 1097617B1 EP 99901354 A EP99901354 A EP 99901354A EP 99901354 A EP99901354 A EP 99901354A EP 1097617 B1 EP1097617 B1 EP 1097617B1
- Authority
- EP
- European Patent Office
- Prior art keywords
- substrate
- stop structure
- contact elements
- interconnect assembly
- sheet
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 238000004519 manufacturing process Methods 0.000 title 1
- 239000000758 substrate Substances 0.000 claims description 158
- 238000000034 method Methods 0.000 claims description 34
- 239000004065 semiconductor Substances 0.000 claims description 26
- 239000002184 metal Substances 0.000 claims description 25
- 229910052751 metal Inorganic materials 0.000 claims description 25
- 239000000463 material Substances 0.000 claims description 22
- 239000000523 sample Substances 0.000 claims description 21
- 239000012790 adhesive layer Substances 0.000 claims description 11
- 229920002120 photoresistant polymer Polymers 0.000 claims description 11
- 238000012360 testing method Methods 0.000 claims description 11
- 238000000926 separation method Methods 0.000 claims description 8
- 239000012530 fluid Substances 0.000 claims description 6
- 239000004642 Polyimide Substances 0.000 claims description 5
- 229920001721 polyimide Polymers 0.000 claims description 5
- 239000004593 Epoxy Substances 0.000 claims description 4
- 239000010410 layer Substances 0.000 description 83
- 235000012431 wafers Nutrition 0.000 description 50
- 230000000712 assembly Effects 0.000 description 15
- 238000000429 assembly Methods 0.000 description 15
- 238000007747 plating Methods 0.000 description 13
- 239000000853 adhesive Substances 0.000 description 12
- 230000001070 adhesive effect Effects 0.000 description 12
- 239000003990 capacitor Substances 0.000 description 6
- 239000012528 membrane Substances 0.000 description 6
- 230000006835 compression Effects 0.000 description 5
- 238000007906 compression Methods 0.000 description 5
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 4
- 230000008569 process Effects 0.000 description 4
- 238000004544 sputter deposition Methods 0.000 description 4
- 229910000679 solder Inorganic materials 0.000 description 3
- 238000012546 transfer Methods 0.000 description 3
- 229910000831 Steel Inorganic materials 0.000 description 2
- 230000006378 damage Effects 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 238000009713 electroplating Methods 0.000 description 2
- 239000011810 insulating material Substances 0.000 description 2
- 239000000377 silicon dioxide Substances 0.000 description 2
- 235000012239 silicon dioxide Nutrition 0.000 description 2
- 239000010959 steel Substances 0.000 description 2
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Substances O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 2
- 230000003466 anti-cipated effect Effects 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 238000004891 communication Methods 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 229920001971 elastomer Polymers 0.000 description 1
- 239000000806 elastomer Substances 0.000 description 1
- 230000007613 environmental effect Effects 0.000 description 1
- 239000011888 foil Substances 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 230000003993 interaction Effects 0.000 description 1
- 230000013011 mating Effects 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 239000004033 plastic Substances 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 239000012858 resilient material Substances 0.000 description 1
- 238000005476 soldering Methods 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R1/00—Details of instruments or arrangements of the types included in groups G01R5/00 - G01R13/00 and G01R31/00
- G01R1/02—General constructional details
- G01R1/04—Housings; Supporting members; Arrangements of terminals
- G01R1/0408—Test fixtures or contact fields; Connectors or connecting adaptors; Test clips; Test sockets
- G01R1/0433—Sockets for IC's or transistors
- G01R1/0441—Details
- G01R1/0466—Details concerning contact pieces or mechanical details, e.g. hinges or cams; Shielding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01R—ELECTRICALLY-CONDUCTIVE CONNECTIONS; STRUCTURAL ASSOCIATIONS OF A PLURALITY OF MUTUALLY-INSULATED ELECTRICAL CONNECTING ELEMENTS; COUPLING DEVICES; CURRENT COLLECTORS
- H01R12/00—Structural associations of a plurality of mutually-insulated electrical connecting elements, specially adapted for printed circuits, e.g. printed circuit boards [PCB], flat or ribbon cables, or like generally planar structures, e.g. terminal strips, terminal blocks; Coupling devices specially adapted for printed circuits, flat or ribbon cables, or like generally planar structures; Terminals specially adapted for contact with, or insertion into, printed circuits, flat or ribbon cables, or like generally planar structures
- H01R12/70—Coupling devices
- H01R12/71—Coupling devices for rigid printing circuits or like structures
- H01R12/72—Coupling devices for rigid printing circuits or like structures coupling with the edge of the rigid printed circuits or like structures
- H01R12/73—Coupling devices for rigid printing circuits or like structures coupling with the edge of the rigid printed circuits or like structures connecting to other rigid printed circuits or like structures
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R1/00—Details of instruments or arrangements of the types included in groups G01R5/00 - G01R13/00 and G01R31/00
- G01R1/02—General constructional details
- G01R1/06—Measuring leads; Measuring probes
- G01R1/067—Measuring probes
- G01R1/06711—Probe needles; Cantilever beams; "Bump" contacts; Replaceable probe pins
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R1/00—Details of instruments or arrangements of the types included in groups G01R5/00 - G01R13/00 and G01R31/00
- G01R1/02—General constructional details
- G01R1/06—Measuring leads; Measuring probes
- G01R1/067—Measuring probes
- G01R1/073—Multiple probes
- G01R1/07307—Multiple probes with individual probe elements, e.g. needles, cantilever beams or bump contacts, fixed in relation to each other, e.g. bed of nails fixture or probe card
- G01R1/07342—Multiple probes with individual probe elements, e.g. needles, cantilever beams or bump contacts, fixed in relation to each other, e.g. bed of nails fixture or probe card the body of the probe being at an angle other than perpendicular to test object, e.g. probe card
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R1/00—Details of instruments or arrangements of the types included in groups G01R5/00 - G01R13/00 and G01R31/00
- G01R1/02—General constructional details
- G01R1/06—Measuring leads; Measuring probes
- G01R1/067—Measuring probes
- G01R1/073—Multiple probes
- G01R1/07307—Multiple probes with individual probe elements, e.g. needles, cantilever beams or bump contacts, fixed in relation to each other, e.g. bed of nails fixture or probe card
- G01R1/07364—Multiple probes with individual probe elements, e.g. needles, cantilever beams or bump contacts, fixed in relation to each other, e.g. bed of nails fixture or probe card with provisions for altering position, number or connection of probe tips; Adapting to differences in pitch
- G01R1/07378—Multiple probes with individual probe elements, e.g. needles, cantilever beams or bump contacts, fixed in relation to each other, e.g. bed of nails fixture or probe card with provisions for altering position, number or connection of probe tips; Adapting to differences in pitch using an intermediate adapter, e.g. space transformers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/67005—Apparatus not specifically provided for elsewhere
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01R—ELECTRICALLY-CONDUCTIVE CONNECTIONS; STRUCTURAL ASSOCIATIONS OF A PLURALITY OF MUTUALLY-INSULATED ELECTRICAL CONNECTING ELEMENTS; COUPLING DEVICES; CURRENT COLLECTORS
- H01R12/00—Structural associations of a plurality of mutually-insulated electrical connecting elements, specially adapted for printed circuits, e.g. printed circuit boards [PCB], flat or ribbon cables, or like generally planar structures, e.g. terminal strips, terminal blocks; Coupling devices specially adapted for printed circuits, flat or ribbon cables, or like generally planar structures; Terminals specially adapted for contact with, or insertion into, printed circuits, flat or ribbon cables, or like generally planar structures
- H01R12/50—Fixed connections
- H01R12/51—Fixed connections for rigid printed circuits or like structures
- H01R12/55—Fixed connections for rigid printed circuits or like structures characterised by the terminals
- H01R12/57—Fixed connections for rigid printed circuits or like structures characterised by the terminals surface mounting terminals
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01R—ELECTRICALLY-CONDUCTIVE CONNECTIONS; STRUCTURAL ASSOCIATIONS OF A PLURALITY OF MUTUALLY-INSULATED ELECTRICAL CONNECTING ELEMENTS; COUPLING DEVICES; CURRENT COLLECTORS
- H01R12/00—Structural associations of a plurality of mutually-insulated electrical connecting elements, specially adapted for printed circuits, e.g. printed circuit boards [PCB], flat or ribbon cables, or like generally planar structures, e.g. terminal strips, terminal blocks; Coupling devices specially adapted for printed circuits, flat or ribbon cables, or like generally planar structures; Terminals specially adapted for contact with, or insertion into, printed circuits, flat or ribbon cables, or like generally planar structures
- H01R12/70—Coupling devices
- H01R12/71—Coupling devices for rigid printing circuits or like structures
- H01R12/712—Coupling devices for rigid printing circuits or like structures co-operating with the surface of the printed circuit or with a coupling device exclusively provided on the surface of the printed circuit
- H01R12/714—Coupling devices for rigid printing circuits or like structures co-operating with the surface of the printed circuit or with a coupling device exclusively provided on the surface of the printed circuit with contacts abutting directly the printed circuit; Button contacts therefore provided on the printed circuit
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01R—ELECTRICALLY-CONDUCTIVE CONNECTIONS; STRUCTURAL ASSOCIATIONS OF A PLURALITY OF MUTUALLY-INSULATED ELECTRICAL CONNECTING ELEMENTS; COUPLING DEVICES; CURRENT COLLECTORS
- H01R13/00—Details of coupling devices of the kinds covered by groups H01R12/70 or H01R24/00 - H01R33/00
- H01R13/02—Contact members
- H01R13/22—Contacts for co-operating by abutting
- H01R13/24—Contacts for co-operating by abutting resilient; resiliently-mounted
- H01R13/2407—Contacts for co-operating by abutting resilient; resiliently-mounted characterized by the resilient means
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/30—Assembling printed circuits with electric components, e.g. with resistor
- H05K3/32—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
- H05K3/325—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by abutting or pinching, i.e. without alloying process; mechanical auxiliary parts therefor
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/4092—Integral conductive tabs, i.e. conductive parts partly detached from the substrate
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R1/00—Details of instruments or arrangements of the types included in groups G01R5/00 - G01R13/00 and G01R31/00
- G01R1/02—General constructional details
- G01R1/06—Measuring leads; Measuring probes
- G01R1/067—Measuring probes
- G01R1/073—Multiple probes
- G01R1/07307—Multiple probes with individual probe elements, e.g. needles, cantilever beams or bump contacts, fixed in relation to each other, e.g. bed of nails fixture or probe card
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/2851—Testing of integrated circuits [IC]
- G01R31/2886—Features relating to contacting the IC under test, e.g. probe heads; chucks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05005—Structure
- H01L2224/05008—Bonding area integrally formed with a redistribution layer on the semiconductor or solid-state body, e.g.
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/0502—Disposition
- H01L2224/05024—Disposition the internal layer being disposed on a redistribution layer on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/0502—Disposition
- H01L2224/05026—Disposition the internal layer being disposed in a recess of the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05075—Plural internal layers
- H01L2224/0508—Plural internal layers being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05568—Disposition the whole external layer protruding from the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05569—Disposition the external layer being disposed on a redistribution layer on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01019—Potassium [K]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01023—Vanadium [V]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01027—Cobalt [Co]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01051—Antimony [Sb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01074—Tungsten [W]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19041—Component type being a capacitor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3025—Electromagnetic shielding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01R—ELECTRICALLY-CONDUCTIVE CONNECTIONS; STRUCTURAL ASSOCIATIONS OF A PLURALITY OF MUTUALLY-INSULATED ELECTRICAL CONNECTING ELEMENTS; COUPLING DEVICES; CURRENT COLLECTORS
- H01R12/00—Structural associations of a plurality of mutually-insulated electrical connecting elements, specially adapted for printed circuits, e.g. printed circuit boards [PCB], flat or ribbon cables, or like generally planar structures, e.g. terminal strips, terminal blocks; Coupling devices specially adapted for printed circuits, flat or ribbon cables, or like generally planar structures; Terminals specially adapted for contact with, or insertion into, printed circuits, flat or ribbon cables, or like generally planar structures
- H01R12/70—Coupling devices
- H01R12/82—Coupling devices connected with low or zero insertion force
- H01R12/85—Coupling devices connected with low or zero insertion force contact pressure producing means, contacts activated after insertion of printed circuits or like structures
- H01R12/853—Fluid activated
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10431—Details of mounted components
- H05K2201/10568—Integral adaptations of a component or an auxiliary PCB for mounting, e.g. integral spacer element
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/20—Details of printed circuits not provided for in H05K2201/01 - H05K2201/10
- H05K2201/2036—Permanent spacer or stand-off in a printed circuit or printed circuit assembly
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/30—Assembling printed circuits with electric components, e.g. with resistor
- H05K3/303—Surface mounted components, e.g. affixing before soldering, aligning means, spacing means
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S439/00—Electrical connectors
- Y10S439/948—Contact or connector with insertion depth limiter
Definitions
- the present invention relates to interconnect assemblies and methods for making and using interconnections and more particularly to interconnect assemblies for making electrical contact with contact elements on a semiconductor integrated circuit in either a temporary or permanent manner. More particularly, the present invention relates to techniques and assemblies for making interconnections to semiconductor devices to perform test and/or burn-in procedures on the semiconductor devices or to make permanent interconnections to the semiconductor devices.
- interconnect assemblies there are numerous interconnect assemblies and methods for making and using these assemblies in the prior art.
- a wafer tester or prober may be advantageously employed to make a plurality of discrete pressure connections to a like plurality of discrete contact elements (e.g. bonding pads) on the dies.
- the semiconductor dies can be tested prior to singulating the dies from the wafer.
- the testing is designed to determine whether the dies are non-functional ("bad").
- a conventional component of a wafer tester or prober is a probe card to which a plurality of probe elements are connected.
- the tips of the probe elements or contact elements effect the pressure connections to the respective bonding pads of the semiconductor dies.
- Figure 1 shows an interconnect assembly 500 which is an example of a probe card in the prior art.
- the probe pins or contact elements 524 make connections to bonding pads 526 on the semiconductor wafer 508.
- the probe card assembly includes several components which are assembled together, including the probe card 502, the interposer 504, and the space transformer 506.
- the probe card 502 is typically a printed circuit board which includes circuit traces to various electrical components which are used in performing the electrical tests of the semiconductor die being probed.
- Contact elements 510 on the probe card 502 make contact with the bonding pads 526 through a series of intervening layers which include the interposer 504 and the space transformer 506 as shown in Figure 1 .
- the interposer 504 provides for a resilient, springlike positioning in the vertical or z direction in order to provide adequate contact for all contact elements at the bonding pads regardless of the length of the contact elements used on the intervening layers, such as the contact elements 524 which resemble springs.
- the space transformer 506 performs a pitch reduction and is also the substrate on which resilient contact elements are disposed. Further details concerning the probe card assembly 500 shown in Figure 1 may be found in PCT International Publication No. WO 96/38858.
- FIG. 2A shows in more detail an interposer assembly 300 having a substrate 302 on which resilient contact elements are attached, including contact elements 312, 314, 316, and 318.
- Contact elements 312 and 316 are electrically coupled from one side of interposer 300 to the other side by a through connect 304A, and contact elements 314 and 318 are electrically coupled by a through connect 306A.
- Examples of these resilient contact elements include any of a number of different spring type elements, including those described in the PCT International Publication No. WO 96/38858.
- FIGS 2B and 2C show an alternative interposer structure of the prior art.
- the interposer 300A includes a substrate 302A.
- Two resilient contact elements 312A and 314A are attached to one surface of the substrate 302A.
- the resilient contact elements of the bottom portion of the substrate 302A are not shown in this figure.
- the resilient contact elements on the upper surface of the substrate 302A are protected by a channel structure 302B which surrounds the resilient contact elements 312A and 314A.
- the channel 302B protects the resilient contact elements within the channel but is not designed to contact another substrate, and the channel 302C protects resilient contact elements 314B but is not designed to contact another substrate.
- Figure 3A shows another example of an interposer of the prior art.
- the substrate 334 is placed over the interconnection elements 332 so that the interconnection elements 332 extend through the holes 336.
- the interconnection elements 322 are loosely held within the substrate by a suitable material 338, such as an elastomer which fills the holes 336 and which extends from the top and the bottom surfaces of the support substrate.
- Figure 3B illustrates another interposer structure of the prior art in which the interconnection element within the hole 336 is attached to (e.g. by soldering) the middle portions of the holes 366 in the substrate 364.
- FIG. 4 illustrates another interconnect assembly of the prior art.
- This interconnect assembly is sometimes referred to as a cinch connector 400.
- two contact elements 406 and 407 are disposed on a substrate 401 in order to make contact with two other contact elements 408 and 409 which are disposed on another substrate 402.
- the intermediate layer 403 includes holes 404 and 405.
- the hole 404 is positioned between the contact elements 407 and 408, and the hole 405 is positioned between the contact elements 407 and 409.
- Each hole includes a resilient material which is used to make contact between its respective contact elements as shown in Figure 4 .
- the contact elements or pads 406 and 408 move toward each other as do the contact elements 407 and 409. The movement is stopped when each element comes into mechanical contact with the intermediate layer 403, and electrical contact is established by the respective conductive spring which is disposed between the two contact elements.
- an improved interconnect assembly which may take advantage of the features of a resilient contact element without having too much tolerance in the z direction which could result in the overflexing or destruction of the resilient contact elements. This is particularly important for interconnection over large mating areas (as in semiconductor wafers), where tolerance issues make controlled deflection of interconnect elements difficult.
- an interconnect assembly includes a substrate and a resilient contact element having at least a portion thereof which is capable of moving to a first position.
- the resilient contact element is disposed on the substrate.
- a stop structure, also disposed on the substrate, defines the first position in which the resilient contact element is in mechanical and electrical contact with another contact element.
- the present invention relates to interconnection assemblies and methods and particularly to interconnect assemblies for making mechanical and electrical connection to contact elements on an integrated circuit.
- the following description and drawings are illustrative of the invention and are not to be construed as limiting the invention. Numerous specific details are described to provide a thorough understanding of the present invention. However, in certain instances, well known or conventional details are not described in order to not unnecessarily obscure the present invention in detail.
- Figure 5A shows a perspective view of eight resilient contact elements 110, each of which are disposed on a substrate 102A.
- the interconnect assembly shown in Figure 5A may be formed by any number of methods; for example, the resilient contact elements may be mechanically secured to pads 103 by a wire bonding operation. Alternatively, the resilient contact elements may be lithographically formed.
- Also disposed on the substrate 102A are a plurality of stop structures. The left row of stop structures 105 protrudes above the top surface of the substrate 102A by a predetermined amount which will typically be the same amount by which the right row of stop structures 104 protrudes above this top surface. These stop structures are designed to determine/limit the maximum amount of compression or flexing which can occur with the resilient contact elements.
- Each resilient contact element includes at least a portion thereof which is capable of moving to a first position when the resilient contact element is compressed in a vertical direction towards the top surface of the substrate 102A.
- Each stop structure is sized vertically such that it defines a first position when the resilient contact elements are in mechanical and electrical contact with other contact elements.
- Each stop structure is designed, in one embodiment, so that its vertical height above the substrate is less than the vertical height of the shortest resilient contact element which statistically is reasonably likely to exist (e.g. the stop's height is less than 99.9% of the heights of possible resilient contact elements).
- Figure 5B shows a perspective view of another embodiment in which an in-line row of bonding pads 103 are coupled by fan-out traces 103A to several resilient contact elements 110A.
- the fan-out traces 103A allow a spatial distribution of the resilient contact elements from the in-line row without requiring the use of resilient contact elements having different lengths (as in the case of Figure 5A where the resilient contact elements 110 have different lengths in order to make contact to spatial dispersed elements).
- Each of the bonding pads 103 is coupled electrically to a corresponding fan-out trace 103A which is electrically coupled to a corresponding pad 103B, and each resilient contact element 110A is electrically and mechanically coupled to a corresponding pad 103B.
- Several stop structures 105 are disposed on the surface of the integrated circuit 102B.
- FIG. 6A shows an example of an interconnect assembly 601.
- the interconnect assembly 601 includes a substrate 602 and a substrate 603.
- the substrate 603 includes two contact elements 604 and 605 which are attached to the substrate 603 and thereby disposed on the substrate 603.
- the substrate 602 includes two stop structures 606 and 607 which may be disposed in relative proximity to the resilient contact elements 608 and 609.
- These resilient contact elements may be the spring interconnect elements described in the PCT International Publication No. WO 96/38858.
- Each resilient contact element includes a tip or farthest extent which typically extends beyond the top of the respective stop structure as shown in Figure 6A .
- the tip 608A of the resilient contact element 608 extends beyond the top of the stop structure 606 such that the total vertical length of the resilient contact member 608 exceeds the total vertical length of the stop structure 606.
- the height of the stop structure is predetermined in order to define a first position when the resilient contact element is in mechanical and electrical contact with another contact element. Further, the stop structure's height defines a separation between one substrate 602 and the other substrate 603 when the resilient contact element is in mechanical and electrical contact with another contact element, such as the contact elements 604 and 605. This is further shown in Figure 6B in which the substrates 602 and 603 have been forced together to create the interconnect assembly 601A.
- the stop structures 606 and 607 are in mechanical contact with the substrate 603; in particular, the top surface of each stop structure is mechanically abutting the top surface of the substrate 603. This defines the first position of the tip 608A and the tip 609A of the resilient contact elements 608 and 609 respectively as they make contact with the contact elements 604 and 605 respectively.
- the interconnect assembly 601 may be used in a number of different contexts.
- the substrate 602 may be part of a probe card assembly which is coupled to a wafer prober or wafer tester and the substrate 603 may be a semiconductor integrated circuit or a plurality of integrated circuits on a semiconductor wafer.
- substrate 602 may be part of a semiconductor integrated circuit or a plurality of integrated circuits on a semiconductor wafer.
- the resilient contact elements will typically be coupled to bonding pads or other contact elements on the integrated circuit, and the stop structures will be attached to the top surface of the integrated circuit.
- the substrate 603 may be part of a probe card structure which is designed to make electrical contact with the various resilient contact elements in order to test or burn-in the integrated circuit or a plurality of integrated circuits on a semiconductor wafer.
- the substrate 603 may be part of a package assembly which is used to make permanent contact through the resilient contact elements, such as the elements 608 and 609 shown in Figure 6A.
- Figures 6C and 6D show another example which uses straight (cantilever-style) resilient contact elements 608B and 609B. These straight resilient contact elements are secured to the substrate 602 and bend to a compressed state as shown in Figure 6D when the substrate 602 is pressed towards the substrate 603.
- the stop structures 606 and 607 determine the separation between the two substrates and determine the amount of compression of each resilient contact element when it is brought into mechanical and electrical contact with its corresponding pad.
- FIG. 7 shows an example of another interconnect assembly.
- the interconnect assembly 621 of Figure 7 includes a substrate 622 and a substrate 623.
- Two resilient contact elements 628 and 629 are attached to a surface of the substrate 622 in order to make contact with the contact elements 624 and 625 respectively of the substrate 623.
- Two stop structures 626 and 627 are also attached to the substrate 623 and are positioned relatively proximately adjacent to the corresponding contact elements 624 and 625.
- the resilient contact elements 628 and 629 will flex to a position determined by the height of the stop structures.
- the height of the stop structure may be from approximately 5 to 40 mils and the height of a resilient contact element before being compressed may be approximately 45 mils.
- the particular height of the stop structure relative to the height of the resilient contact element before compression will depend in part on the ability to control the planarity of the tips of the various resilient contact elements before compression. If this planarity can be controlled to great precision, then the height of the stop structure may be only slightly less than the height of a resilient contact element before compression. On the other hand, smaller stop structures provide a larger tolerance for error in forming an array of resilient contact elements to a particular height.
- the height of a stop structure is typically less than 150 mils and preferably less than 40 mils.
- the present invention may be used with a large or small number of resilient contact elements and a number of stop structures disposed on the same or a different substrate.
- the invention may be used with a single (singulated) IC with a stop structure and a resilient contact element or with IC's on a semiconductor wafer where each such IC includes at least one stop structure and a resilient contact element.
- Each resilient contact element may have a corresponding stop structure (e.g. a post-like stop structure as in Figure 5B ) or one stop structure may be shared by several resilient contact elements (as shown in Figure 9D ).
- the contact elements and the resilient contact elements are coupled to various circuit elements, whether these circuit elements are disposed on the integrated circuit being tested or in a probe card circuit or in a circuit used in a finally assembled system which includes the packaged integrated circuit.
- FIG 8A illustrates another example of an interconnect assembly according to the present invention.
- the interconnect assembly 801 includes a substrate 802 which is attached to two stop structures 805 and 806. Also attached to the substrate 802 are two resilient contact elements 803 and 804. It will be appreciated that the substrate 802 may be part of an integrated circuit or may be part of a probe card assembly or other testing or burn-in apparatus.
- Each stop structure as shown in Figure 8A includes an adhesive layer and a covering disposed over the adhesive layer.
- Stop structure 806 includes an adhesive layer 807 disposed on the top surface of the stop structure, and a covering 809 is disposed over the adhesive 807. This covering may be layer such as a foil or a plastic which may be peeled away or otherwise removed from the adhesive.
- the stop structure 805 includes an adhesive layer 808 and a covering layer 810.
- the coverings may be peeled away in order to expose the adhesive and then the adhesive may be used to attach the stop structure as well as the rest of the assembly 801 onto another object, such as another substrate.
- the substrate 802 may be attached to an integrated circuit (not shown) such that the bonding pads of the integrated circuit mate with the resilient contact elements in order to make mechanical and electrical contact with those elements.
- the substrate 802 may adhere to the top surface of the integrated circuit by removing the coverings on the top of the stop structures and by pressing the substrate 802 down towards the integrated circuit such that the adhesive on the stop structures is brought into contact with the top surface of the integrated circuit.
- the adhesive layers on the tops of the stop structures bond substrate 802 to the integrated circuit and cause the resilient contact elements to be secured into mechanical and electrical contact with the corresponding bonding pads or other contact elements on the integrated circuit.
- a package for the integrated circuit may be formed between the substrate 802 and its corresponding structures and the integrated circuit.
- the substrate 802 will include interconnections from the various resilient contact elements towards other contact points to allow interconnection to other electrical components outside of the packaged assembly formed by the substrate 802 and the integrated circuit which is attached to the substrate.
- interconnect assembly 801 of Figure 8A may involve the case where the substrate 802 is itself an integrated circuit, and the resilient contact elements 803 and 804, as well as other contact elements necessary to make connections, are attached to the various bonding pads or other contact elements on the integrated circuit.
- the stop structures may be attached to the top surface of the integrated circuit as shown in Figure 8A.
- the integrated circuit may be pressed against another wiring substrate in order to make electrical contact between the circuitry in the integrated circuit in the substrate 802 in this example and various outside electrical components through the another substrate.
- This another substrate may be part of a probe card assembly or a burn-in assembly or may be part of a final integrated circuit package which includes interconnections to the "outside" environment.
- Figure 8B shows an alternative embodiment of a stop structure 821 in which adhesive layers are applied to the top and bottom layers of the stop structure 822.
- the adhesive layer 824 is formed on the top surface of the stop structure 822, and a covering 826 which is removable is placed on this adhesive.
- Another adhesive layer 823 is formed on the bottom surface of the stop structure 822 and is covered by the covering 825.
- This stop structure may be formed in a sheet or film and applied to a substrate in order to form a plurality of stop structures on a substrate. This will be further described in conjunction with Figures 9A, 9B , and 9C .
- a layer 903 shown in Figure 9A has two rows of openings in a sheet or film; these openings are designed to surround at least one resilient contact element as shown in Figure 9C .
- Figure 9A shows four openings 905, 907, 909, and 911 formed in the sheet or film.
- the layer 903 is, in the embodiment shown in Figure 9A , part of a sheet which is designed to fit on a semiconductor wafer 902 of integrated circuits.
- the layer 903 may be formed from any of a number of possible materials, including for example, a polyimide material.
- the openings may be etched or punched or cut into the layer 903. These openings are formed in the layer in order to create openings for contact elements on the integrated circuits of the semiconductor wafer (or for contact elements on another type of substrate).
- the layer 903 may be designed to be applied to and to cover only a single integrated circuit and hence will not be applied to cover multiple IC's on a wafer.
- the line 9b-9b shown in Figure 9A shows a cross-sectional view of the layer 903, which cross-sectional view is shown in Figure 9B .
- the layer 903 is applied to a substrate 915 as shown in Figure 9C.
- the openings 905 and 907 are for contact elements, such as contact elements 912 and 911.
- Figure 9C shows a hybrid structure in which some contact elements, such as contact element 912, do not include a resilient contact element and other contact elements, such as contact element 911, include a resilient contact element. It will be appreciated that typically, such hybrid structures are not preferred, although they are still within the scope of the present invention.
- the substrate 915 may be a semiconductor wafer which includes a plurality of integrated circuits or may be a single integrated circuit or may be a contact or interconnect structure of a probe card assembly or a burn-in test assembly.
- the layer 903 may be applied to the substrate 915 by using an adhesive between the abutting faces of the layer 903 and the substrate 915.
- the layer 903 may be a sheet of material which is formed and then applied to the substrate 915 with an adhesive between the two abutting surfaces.
- the layer 903 may be formed photolithographically on the substrate 915; in this case, the layer 903 may be formed from a negative photoresist which is patterned and cured to hardness to form the stop structure.
- the layer 903 may also include an adhesive on its top surface in the same way that the stop structures of Figures 8A and 8B include such adhesives. It will be appreciated that the layer 903 as formed on the substrate 915 provides stop structures in accordance with the present invention, such as the stop structure 916 which surrounds the contact element 912.
- the layer 903 may be used to hermetically seal the IC which is covered by the layer 903 such that the IC is protected from environmental conditions (i.e. humidity).
- environmental conditions i.e. humidity
- the top of the layer 903 may be adhesively attached (or otherwise secured) to a substrate, such as a cover, which forms a hermetic seal for the IC.
- Figure 9D is a plan view which shows another example of a stop structure which surrounds several resilient contact elements.
- Figure 9D illustrates an IC 921 having a perimeter stop structure 922 which surrounds several resilient contact elements 923.
- This perimeter stop structure 922 may be formed from a sheet which is secured to the top surface of IC 921 or it may be formed in place (e.g. photolithographically) on the IC 921.
- the top surface of the stop structure 922 may be coated with an adhesive which is used to secure the stop structure 922 to a cover or other package.
- Figure 9E shows an example of a sheet 931 containing several perimeter stop structures 932, 933, 934 and 935 which are held together by a web 936 of interconnecting material.
- the sheet may be formed from a polyimide material or from epoxy material or other materials.
- the sheet 931 may be applied over a wafer of ICs to simultaneously place a perimeter stop structure on each of several ICs on the wafer.
- the sheet 931 may be secured to the wafer by an adhesive. It will be understood that the sheet 931 may contain a stop structure for each IC on a wafer.
- the web 936 is typically cut in the normal singulation process in which each IC is cut from the wafer. After singulation, each IC will include a perimeter stop structure as shown in Figure 9D.
- Figure 9F shows by perspective view another example of the present invention.
- a sheet 953 is applied to the top surface of a substrate 952 which may be an IC (or may be a space transformer or other structure).
- the sheet 953 includes openings, such as openings 956 and 963, which may be cut or otherwise formed in the sheet 953.
- the openings are aligned with fan-out pads; for example, the opening 956 in sheet 953 is aligned over at least a portion of fan-out pad 956A to provide the opening over at least a portion of fan-out pad 956A.
- the opening 963 is aligned over at least a portion of fan-out pad 963A to provide an opening over this fan-out pad.
- a resilient contact element such as element 957 or 964, is mechanically and electrically coupled to its corresponding fan-out pad which is electrically coupled to a fan-out trace, such as trace 955 or trace 962.
- Each fan-out trace electrically couples its corresponding pad, such as pad 954 or pad 961, to the corresponding fan-out pad.
- the resilient contact elements provide dispersed, remote electrical contacts for the in-line row of pads such as pads 954 and 961.
- Each opening around a resilient contact element provides a stop structure which surrounds the resilient contact element.
- the sheet 953 may be replaced by a layer which is formed in place on the top surface of the substrate 952 (e.g. a patterned layer formed from a photoresist or insulating material (such as silicon dioxide)).
- Figures 10A, 10B , and 10C illustrate a method for lithographically creating both a resilient contact element and a corresponding stop structure.
- the process shown in Figure 10A assumes that a substrate 1001 is a semiconductor wafer which includes a contact element 1002 (e.g. a bonding pad) disposed thereon, although the process may be used on other substrates having contact elements.
- Figure 10A and 10B show cross-sectional views taken through the contact element 1002, and it will be appreciated that this contact element makes electrical contact with other circuit elements not shown in the integrated circuit which is formed in the substrate 1001.
- a plating layer or surface 1000 is applied to the top surface of the substrate 1001; this plating surface 1000 may be applied by sputtering a conductive metal onto the substrate 1001.
- This plating surface 1000 will be used as an electrode in a subsequent electroplating process.
- a resist layer 1003 is formed and patterned on the plating surface 1000 such that an opening in the resist layer exists over the contact element 1002.
- a first metal layer 1004 is then deposited and patterned over the contact element 1002 (and the plating surface 1000) in the opening of the resist 1003 and also over a portion of the resist 1003 as shown in Figure 10A .
- an electroplating operation is used to form a plated metal layer 1005 above the metal layer 1004.
- the resist 1003 and plating surface 1000 are then stripped, leaving a resilient contact element, and a stop structure 1003A is formed near the resilient contact element.
- a mask may be used to create a pattern for the stop structures in the resist 1003A, and then the resist 1003A is etched, leaving the stop structure 1003A shown in Figure 10B .
- Figure 10C shows a top view of the resilient contact element and its corresponding stop structure of Figure 10B .
- the resilient contact element of Figure 10B is typically compressible and resilient at its farthest extent away from its base which is attached to the remnant of the plating surface 1000.
- the flexing (to a lower height) of the resilient contact element does not normally occur at the portion of the element which rises vertically from its base. Consequently, a stop structure for such a resilient contact element should have a height which is higher than all possible resilient contact elements (taking into account the range of heights of such elements due to the tolerance of forming such elements).
- Various methods for forming lithographically resilient contact elements are described in several applications of the present assignee including co-pending U.S. Patent Application Serial No. 09/032,473, filed February 26, 1998 and PCT Patent Publication No. WO 97/43654, published November 20, 1997. These various methods may be used with the present invention to create lithographically formed resilient contact elements with stop structures.
- Figure 10D shows an example of an interconnection between a lithographically formed resilient contact element and a contact element 1023 on another substrate 1021.
- the stop structure 1003A is sized (in height above the resilient contact element) to define the separation between the substrate 1001 and the substrate 1021 when the two structures are pressed together, and this separation determines the amount of flexing of the resilient contact element, shown by dashed representation 1025 of the farthest extent of the resilient contact element.
- the resilient contact element is caused to flex to this point by the contact element 1023 which is brought into mechanical and electrical contact with the resilient contact element when the substrates 1001 and 1021 are pressed together to the point defined by the height of the stop structure 1003A.
- Figure 10E shows an example of the invention in which two types of stop structures are used on a substrate 1031.
- a row of post-like stop structures 1034 and a row of post-like stop structures 1035 and a post-like stop structure are formed on or attached to the substrate 1031.
- Several perimeter-like stop structures 1037, 1038, 1039, 1040 and 1041 are formed on or attached to the substrate 1031. Typically all these stop structures have the same height above the top surface of substrate 1031.
- Two rows of resilient contact elements 1032 and 1033 are disposed on the substrate 1031.
- FIG. 10F Another method for lithographically forming resilient contact elements is shown in Figure 10F through Figure 10M.
- the resilient contact elements are formed on a fan-out pad or a fan-out trace, and thus can produce an assembly which is similar to the assembly shown in Figure 5B .
- This method will make an electrical connection between a contact element 1046 and a resilient contact element which can contact electrically another contact element on another substrate.
- contact element 1046 makes electrical contact with other circuit elements not shown and that substrate 1045 may be part of an IC or part of a test or interconnect assembly (e.g. an interposer, space transformer or probe card).
- a plating layer 1047 e.g.
- a blanket metal is formed (for example by sputtering the blanket metal) on the top surface of the substrate 1045, thereby covering this top surface and making electrical contact with contact element 1046.
- a photoresist layer is deposited and patterned to leave openings in the photoresist layer 1048 over a portion of the plating layer 1047 and another metal layer 1049 is formed by plating the metal onto the plating layer 1047.
- Figure 10H shows the resulting structure.
- Another photoresist layer is deposited and patterned to create developed photoresist layer 1050 which has an opening over the metal layer 1049 as shown in Figure 10I .
- a sputtering mask 1052 is used to selectively sputter metal layer 1051 onto a portion of developed photoresist layer 1050 and onto an exposed portion of metal layer 1049.
- the resulting structure (and the corresponding sputtering mask) are shown in Figure 10J.
- Another metal layer 1053 is plated onto the metal layer 1051 resulting in the structure shown in Figure 10K.
- the photoresist layers are stripped and portions of the plating layer 1047 not protected by layer 1049 are selectively etched to remove all such portions of plating layer 1047, resulting in the structure shown in Figure 10L .
- a stop structure 1055 and a tip 1054 may then be applied respectively to the substrate 1045 and the resilient contact element as shown in Figure 10M .
- FIG 11 shows one technique for the use of an interconnect assembly of the present invention.
- This interconnect 1101 includes a chuck structure 1117 disposed above a semiconductor wafer 1111, which wafer is supported by a bellows structure 1103.
- the bellows structure 1103 includes an expandable bellows 1105 and intake and outtake ports 1107A and 1107B.
- a fluid such as water 1106 is passed into and out of the bellows structure 1103.
- a thin steel membrane 1109 is welded or otherwise attached to the bellows 1105.
- the thin membrane may be used to exert uniform pressure against the back of wafer 1111 to press the top surface of the wafer against the stop structures 1121 and 1123, thereby improving the electrical connections between the springs (or other resilient contact elements) on the wafer and the contact elements on substrate 1117.
- This uniform pressure will typically overcome variations in flatness between the meeting surfaces, such as the top surface of the wafer 1111 and the surface supporting the stop structures 1121 and contact elements 1125 and 1127.
- This thin steel membrane 1109 also allows for the transfer of heat to or from the semiconductor wafer 1111 which is disposed on top of the membrane 1109.
- the fluid, such as water 1106, may be introduced into the bellows structure under pressure to force the membrane 1109 into direct contact with the backside of the wafer 1111.
- This fluid may be heated or cooled in order to control or effect the temperature of the wafer. For example, in a burn-in test, the fluid may be heated to raise the temperature of the wafer and then cooled over several cycles.
- the chuck 1117 includes stop structures 1121 and 1123 which are proximally adjacent to contact elements 1125 and 1127 respectively. It may be desirable to place a thermal transfer layer between the membrane 1109 and the back of the wafer 1111 to improve the heat transfer efficiency between the fluid and the wafer 1111.
- the contact elements 1125 and 1127 are designed to make contact with the resilient contact elements 1115 and 1113 on the wafer 1111. It will be appreciated that there will typically be many more resilient contact elements and many more contact elements than those shown in Figure 11 .
- the chuck 1117 includes wiring or other interconnection in order to connect resilient contact elements 1115 and 1113, through contact elements 1125 and 1127, to a tester allowing communication of power, signals, and the like between the tester and the semiconductor wafer.
- the chuck 1117 may be held in place by a post 1118 in order to allow the wafer 1111 to be pressed against the chuck 1117 by the expanding of the bellows 1105; alternatively, the chuck 1117 may be pressed and held by a clamshell support which contacts and covers the top of the chuck 1117 with a backing plate and may also surround the sides and bottom of the bellows 1105.
- Figure 12A shows another example of an interconnect assembly 1201 according to the present invention.
- a chuck 1203 supports a wafer of semiconductor devices 1204.
- the wafer includes a plurality of contact elements, such as the contact element 1210A which are designed and disposed to make contact relative to resilient contact elements on the wiring substrate 1206.
- the resilient contact elements 1207, 1209, and 1210 are another example of a resilient element; in this case, they have a generally straight cantilever structure.
- the stop structures 1214, 1216, and 1218 are attached to the wiring substrate 1206 and are designed to define the z separation between the wiring substrate 1206 and the wafer 1204.
- a vacuum port 1212 in the wiring substrate 1206 allows a vacuum to be formed between the space between the wiring substrate 1206 and the chuck 1203.
- the o-ring seal 1205 ensures that a vacuum is formed between the wiring substrate 1206 and the chuck 1203.
- the wiring substrate 1206 is pressed down towards the wafer 1204 in order to cause contact to be made between the various resilient contact elements and their corresponding contact elements on the wafer 1204.
- FIG 12B shows another example of an interconnect assembly 1251 according to the present invention.
- a pressure bladder 1255 forces the wiring substrate 1254 in contact with the wafer 1253.
- a clamp 1255A is used to press the bladder in substrate 1254.
- the wafer 1253 sits on top of a chuck 1252 and includes a plurality of contact elements, such as the contact element 1257A shown in Figure 12B.
- the stop structures 1258, 1259, and 1260 are brought into contact with the top surface of the wafer 1253.
- This contact defines a separation between the wiring substrate 1254 and the semiconductor wafer 1253.
- the resilient contact elements 1257 are brought into mechanical and electrical contact with their corresponding contact elements on the wafer 1253.
- Figure 13 shows an example of an interconnect assembly 1301 which includes a stop structure 1310 that houses a circuit element, in this case a capacitor, which is coupled to circuitry in the integrated circuit of the substrate 1302.
- the stop structure 1310 is designed to define the minimum vertical separation between the substrate 1302 and the substrate 1303 when the resilient contact elements 1304 and 1305 are brought into mechanical and electrical contact with their corresponding contact elements 1306 and 1307 in the substrate 1302.
- the contact elements 1307 and 1306 are contained within an insulating material 1308 which may be a conventional dielectric material used in fabricating integrated circuits. It will be appreciated that the interconnection to various other circuit elements within the integrated circuit in the substrate 1302 is not shown in Figure 13 , which is a cross-sectional view through the stop structure 1310 and the substrate 1302.
- the stop structure 1310 is a multilayer structure including several dielectric layers and several conductive layers which may be metal layers.
- metal (or other conductive) layers 1314 and 1318 are separated by an insulating layer 1316 to form a capacitor.
- the metal layers 1314 and 1318 as well as the insulating layers 1316 and 1322 are encapsulated within an insulating layer 1312.
- the stop structure 1310 itself may resemble a post or cylinder or other shapes (e.g. rectangular, arbitrary pattern, zig-zag of connected rectangle, etc.) which is completely covered by the encapsulating insulating layer 1312.
- This insulating layer may be a polyimide material or silicon dioxide or other insulator.
- the metal layer 1318 is coupled electrically in one embodiment by a solder ball 1321 to a post or other contact element 1320 in the substrate 1302.
- the metal layer 1314 is coupled by a post structure 1314A which extends into the substrate 1302.
- the capacitor in the stop structure 1310 is coupled electrically to a circuit element in the substrate 1302.
- the post structures 1314A and 1320 may be formed in the substrate 1302.
- a dielectric layer 1322 may be formed and patterned to allow an opening for the solder balls, such as the solder ball 1321.
- a metal layer 1318 may be sputtered upon the entire surface, filling the opening in the insulating layer 1322. Then the metal layer 1318 is patterned in the form shown in Figure 13 , and another insulating layer is deposited over the metal layer 1318. This insulating layer is then patterned to create an insulating layer 1316 and then another metal layer is deposited upon the surface and patterned to create the metal layer 1314. Finally, an insulating layer or other passivating layer is applied and patterned to create the insulating layer 1312 in order to complete the formation of the stop structure 1310.
- FIG. 14 shows another example of an interconnect assembly.
- This interconnect assembly 1401 includes two stop structures 1404 and 1405, each of which contain circuit elements which are coupled to electrical circuit elements in the substrate 1402.
- the substrate 1402 also includes a post or other contact element 1403A which is coupled mechanically and electrically to a resilient contact element 1403.
- the stop structure 1404 includes a ground shield 1411 which is coupled to a ground bus or other circuit in the substrate 1402.
- the term circuit element includes a ground shield or plane.
- a stop structure may include a ground shield in accordance with the present invention as shown in Figure 14.
- the stop structure 1414 also includes a capacitor having conductive plates 1413 and 1415 which are coupled electrically to at least one circuit element in the substrate 1402.
- the stop structure 1405 also includes a ground shield 1421 coupled electrically to a ground circuit in the substrate 1402.
- the stop structure 1405 also includes a capacitor formed by the conducting plates 1427 and 1429 which are electrically coupled to at least one circuit element in the substrate 1402.
- the stop structure 1405 includes conductive elements 1423 and 1425 which provide reference voltages, such as V ss and V dd which may be bussed through the stop structure to electrical components in the stop structure or to electrical components outside of the stop structure.
- the stop structure may be formed from any material which is stable at the desired temperatures to which the structure will be exposed, including testing and/or burn-in environments and the expected use environment. It is anticipated that the stop structures according to the present invention will have a minimum height of about 80 microns, although smaller height stop structures are within the scope of the present invention.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Metallurgy (AREA)
- Testing Or Measuring Of Semiconductors Or The Like (AREA)
- Measuring Leads Or Probes (AREA)
- Testing Of Individual Semiconductor Devices (AREA)
- Tests Of Electronic Circuits (AREA)
- Electric Connection Of Electric Components To Printed Circuits (AREA)
- Combinations Of Printed Boards (AREA)
- Multi-Conductor Connections (AREA)
- Coupling Device And Connection With Printed Circuit (AREA)
Description
Claims (20)
- An interconnect assembly comprising:a first substrate (902, 915, 921, 952);a plurality of first contact element (911, 923, 957, 964) disposed on said first substrate (902, 915, 921, 952); anda stop structure (916, 922, 932, 933, 934, 935) disposed on first said substrate,
- The interconnect assembly of claim 1, wherein:said first contact elements (911, 923, 957, 964) are resilient and each has at least a portion thereof which is capable of moving to a first position while a force is applied against said resilient contact element, andsaid stop structure (916, 922, 932, 933, 934, 935) defines said first position.
- The interconnect assembly as in claim 2, further comprising a plurality of second contact elements disposed on a second substrate, and wherein said stop structure (916, 922, 932, 933, 934, 935) defines a separation between said first substrate and said second substrate when said first resilient contact elements (911, 923, 957, 964) are in mechanical and electrical contact with said second contact element.
- The interconnect assembly as in claim 3 wherein said first resilient contact elements comprise spring structures.
- The interconnect assembly as in claim 3 wherein said first substrate and said second substrate are forced toward each other by a vacuum generated between said first substrate and said second substrate.
- The interconnect assembly as in claim 3 wherein said first substrate and said second substrate are forced toward each other by one of a pressurized bladder (1255) or a bellows (1105) and wherein a fluid in said bladder or said bellows is capable of controlling a temperature of at least one of said first substrate and said second substrate.
- The interconnect assembly as in claim 3 wherein said interconnect assembly is part of a probe card assembly (500).
- The interconnect assembly as in claim 3 wherein said interconnect assembly is part of a wafer-level test assembly.
- The interconnect assembly as in claim 3 wherein said stop structure is formed lithographically.
- The interconnect assembly as in claim 3 wherein said stop structure is formed from one of (a) a photoresist material; (b) an epoxy material; (c) a metal coated with an electrophoretic epoxy or (d) a polymeric material.
- The interconnect assembly as in claim 2, further comprising a plurality of openings, and wherein each said first resilient contact elements is disposed in corresponding one of said openings.
- The interconnect assembly as in claim 2 wherein said sheet material comprises an adhesive layer.
- A method for providing a stop structure for contact elements on a first substrate (902; 952; 623), said method comprising:forming a plurality of openings (905, 907; 956, 963) in a sheet (903; 953);applying said sheet (903; 953) to a first substrate (902; 952; 623); andforming a plurality of contact members (911; 957, 964; 624, 625) on said first substrate (902; 952; 623) in locations corresponding to said plurality of openings (905, 907; 956, 963), wherein at least one region of said sheet (903; 953) disposed around at least one of said openings is said stop structure.
- A method for providing a stop structure for contact elements on a first substrate (902; 952; 623), said method comprising:applying a sheet (903; 953) to a first substrate (902; 952; 623);forming a plurality of openings (905, 907; 956, 963) in said sheet (903; 953); andforming a plurality of contact members (911; 957, 964; 624, 625) on said first substrate (902; 952; 623) in locations corresponding to said plurality of openings (905, 907; 956, 963), wherein at least one region of said sheet (903; 953) disposed around at least one of said openings is said stop structure.
- The method as in claim 13 or 14 wherein said stop structure defines a first position of a first resilient contact element (629) on a second substrate (622) in which said first resilient contact element (629) is in mechanical and electrical contact with one of said contact members (624, 625) in said at least one of said openings (956, 963).
- The method as in claim 13 or 14 wherein each of said contact members comprises a first resilient contact element (905, 907; 957, 964) disposed on said first substrate (902; 952) and which is capable of moving to a first position and wherein said stop structure defines said first position in which said first resilient contact element (911; 952) is in mechanical and electrical contact with a second contact element (605) on a second substrate (603).
- The method as in claim 13 or 14 wherein said first substrate (902; 952; 623) is a wafer of semiconductor integrated circuits and said sheet (903; 953) fits on said wafer.
- The method as in claim 13 or 14 wherein said sheet (903; 953) comprises a polyimide material.
- The method as in claim 13 or 14 further comprising applying an adhesive layer to said sheet (903; 953).
- The method as in claim 13 wherein said plurality of openings (956, 963) is formed before applying said sheet (903; 953) to said first substrate (902; 952; 623) and wherein said plurality of contact members (911; 957, 964; 624, 625) are formed before said sheet is applied to said first substrate.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP05012415A EP1583406A3 (en) | 1998-07-13 | 1999-01-04 | Interconnect assembly for printed circuit boards |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US114586 | 1998-07-13 | ||
US09/114,586 US6705876B2 (en) | 1998-07-13 | 1998-07-13 | Electrical interconnect assemblies and methods |
PCT/US1999/000322 WO2000003569A1 (en) | 1998-07-13 | 1999-01-04 | Interconnect assembly for printed circuit boards and method of fabrication |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP05012415A Division EP1583406A3 (en) | 1998-07-13 | 1999-01-04 | Interconnect assembly for printed circuit boards |
Publications (2)
Publication Number | Publication Date |
---|---|
EP1097617A1 EP1097617A1 (en) | 2001-05-09 |
EP1097617B1 true EP1097617B1 (en) | 2005-07-20 |
Family
ID=22356165
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP05012415A Withdrawn EP1583406A3 (en) | 1998-07-13 | 1999-01-04 | Interconnect assembly for printed circuit boards |
EP99901354A Expired - Lifetime EP1097617B1 (en) | 1998-07-13 | 1999-01-04 | Interconnect assembly for printed circuit boards and method of fabrication |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP05012415A Withdrawn EP1583406A3 (en) | 1998-07-13 | 1999-01-04 | Interconnect assembly for printed circuit boards |
Country Status (9)
Country | Link |
---|---|
US (4) | US6705876B2 (en) |
EP (2) | EP1583406A3 (en) |
JP (2) | JP3949377B2 (en) |
KR (1) | KR100423683B1 (en) |
CN (1) | CN1203739C (en) |
AU (1) | AU2107299A (en) |
DE (1) | DE69926241T2 (en) |
TW (1) | TW404033B (en) |
WO (1) | WO2000003569A1 (en) |
Families Citing this family (80)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6705876B2 (en) * | 1998-07-13 | 2004-03-16 | Formfactor, Inc. | Electrical interconnect assemblies and methods |
US7435108B1 (en) | 1999-07-30 | 2008-10-14 | Formfactor, Inc. | Variable width resilient conductive contact structures |
US6468098B1 (en) * | 1999-08-17 | 2002-10-22 | Formfactor, Inc. | Electrical contactor especially wafer level contactor using fluid pressure |
US6827584B2 (en) * | 1999-12-28 | 2004-12-07 | Formfactor, Inc. | Interconnect for microelectronic structures with enhanced spring characteristics |
US7458816B1 (en) | 2000-04-12 | 2008-12-02 | Formfactor, Inc. | Shaped spring |
US6640432B1 (en) * | 2000-04-12 | 2003-11-04 | Formfactor, Inc. | Method of fabricating shaped springs |
JP4509437B2 (en) * | 2000-09-11 | 2010-07-21 | Hoya株式会社 | Manufacturing method of multilayer wiring board |
US7396236B2 (en) | 2001-03-16 | 2008-07-08 | Formfactor, Inc. | Wafer level interposer |
US6627980B2 (en) | 2001-04-12 | 2003-09-30 | Formfactor, Inc. | Stacked semiconductor device assembly with microelectronic spring contacts |
DE10143790B4 (en) * | 2001-09-06 | 2007-08-02 | Infineon Technologies Ag | Electronic component with at least one semiconductor chip |
US6759311B2 (en) | 2001-10-31 | 2004-07-06 | Formfactor, Inc. | Fan out of interconnect elements attached to semiconductor wafer |
US7385821B1 (en) | 2001-12-06 | 2008-06-10 | Apple Inc. | Cooling method for ICS |
US20060051948A1 (en) * | 2003-02-04 | 2006-03-09 | Microfabrica Inc. | Microprobe tips and methods for making |
US7531077B2 (en) | 2003-02-04 | 2009-05-12 | Microfabrica Inc. | Electrochemical fabrication process for forming multilayer multimaterial microprobe structures |
US20060238209A1 (en) * | 2002-05-07 | 2006-10-26 | Microfabrica Inc. | Vertical microprobes for contacting electronic components and method for making such probes |
US7412767B2 (en) * | 2003-02-04 | 2008-08-19 | Microfabrica, Inc. | Microprobe tips and methods for making |
US7640651B2 (en) * | 2003-12-31 | 2010-01-05 | Microfabrica Inc. | Fabrication process for co-fabricating multilayer probe array and a space transformer |
US7363705B2 (en) * | 2003-02-04 | 2008-04-29 | Microfabrica, Inc. | Method of making a contact |
US7273812B2 (en) * | 2002-05-07 | 2007-09-25 | Microfabrica Inc. | Microprobe tips and methods for making |
US7265565B2 (en) * | 2003-02-04 | 2007-09-04 | Microfabrica Inc. | Cantilever microprobes for contacting electronic components and methods for making such probes |
US20060053625A1 (en) * | 2002-05-07 | 2006-03-16 | Microfabrica Inc. | Microprobe tips and methods for making |
US20050184748A1 (en) * | 2003-02-04 | 2005-08-25 | Microfabrica Inc. | Pin-type probes for contacting electronic circuits and methods for making such probes |
US20050104609A1 (en) * | 2003-02-04 | 2005-05-19 | Microfabrica Inc. | Microprobe tips and methods for making |
US20060006888A1 (en) * | 2003-02-04 | 2006-01-12 | Microfabrica Inc. | Electrochemically fabricated microprobes |
US7723210B2 (en) * | 2002-11-08 | 2010-05-25 | Amkor Technology, Inc. | Direct-write wafer level chip scale package |
US6905914B1 (en) | 2002-11-08 | 2005-06-14 | Amkor Technology, Inc. | Wafer level package and fabrication method |
US7084650B2 (en) * | 2002-12-16 | 2006-08-01 | Formfactor, Inc. | Apparatus and method for limiting over travel in a probe card assembly |
US8088158B2 (en) * | 2002-12-20 | 2012-01-03 | Boston Scientific Scimed, Inc. | Radiopaque ePTFE medical devices |
US20080211524A1 (en) * | 2003-02-04 | 2008-09-04 | Microfabrica Inc. | Electrochemically Fabricated Microprobes |
US20080157793A1 (en) * | 2003-02-04 | 2008-07-03 | Microfabrica Inc. | Vertical Microprobes for Contacting Electronic Components and Method for Making Such Probes |
US9244101B2 (en) * | 2003-02-04 | 2016-01-26 | University Of Southern California | Electrochemical fabrication process for forming multilayer multimaterial microprobe structures |
US8613846B2 (en) * | 2003-02-04 | 2013-12-24 | Microfabrica Inc. | Multi-layer, multi-material fabrication methods for producing micro-scale and millimeter-scale devices with enhanced electrical and/or mechanical properties |
US10416192B2 (en) | 2003-02-04 | 2019-09-17 | Microfabrica Inc. | Cantilever microprobes for contacting electronic components |
US7567089B2 (en) * | 2003-02-04 | 2009-07-28 | Microfabrica Inc. | Two-part microprobes for contacting electronic components and methods for making such probes |
TW579104U (en) * | 2003-04-09 | 2004-03-01 | Hon Hai Prec Ind Co Ltd | Electrical connector |
US9671429B2 (en) | 2003-05-07 | 2017-06-06 | University Of Southern California | Multi-layer, multi-material micro-scale and millimeter-scale devices with enhanced electrical and/or mechanical properties |
TWM249244U (en) * | 2003-07-18 | 2004-11-01 | Hon Hai Prec Ind Co Ltd | Electrical connector |
US7345350B2 (en) | 2003-09-23 | 2008-03-18 | Micron Technology, Inc. | Process and integration scheme for fabricating conductive components, through-vias and semiconductor components including conductive through-wafer vias |
US20080108221A1 (en) * | 2003-12-31 | 2008-05-08 | Microfabrica Inc. | Microprobe Tips and Methods for Making |
US10641792B2 (en) | 2003-12-31 | 2020-05-05 | University Of Southern California | Multi-layer, multi-material micro-scale and millimeter-scale devices with enhanced electrical and/or mechanical properties |
JP4592292B2 (en) * | 2004-01-16 | 2010-12-01 | 株式会社日本マイクロニクス | Electrical connection device |
US7282932B2 (en) * | 2004-03-02 | 2007-10-16 | Micron Technology, Inc. | Compliant contact pin assembly, card system and methods thereof |
US7128580B2 (en) * | 2004-04-09 | 2006-10-31 | Hon Hai Precision Ind. Co., Ltd. | Socket connector with supporting housing protrusions |
TWM267656U (en) * | 2004-08-20 | 2005-06-11 | Hon Hai Prec Ind Co Ltd | Land grid array electrical connector |
US7053644B1 (en) * | 2004-12-15 | 2006-05-30 | Aehr Test Systems | System for testing and burning in of integrated circuits |
US7442049B2 (en) * | 2005-02-09 | 2008-10-28 | International Business Machines Corporation | Electrical connecting device and method of forming same |
JP2008532042A (en) * | 2005-03-01 | 2008-08-14 | エス ヴィ プルーブ ピーティーイー リミテッド | Probe card having a multilayer substrate |
JP2006261565A (en) * | 2005-03-18 | 2006-09-28 | Alps Electric Co Ltd | Electronic functional component mounted body and its manufacturing method |
JP2006261566A (en) * | 2005-03-18 | 2006-09-28 | Alps Electric Co Ltd | Holder and holding sheet for electronic component, electronic module using them, laminate of electronic module, and manufacturing method and inspecting method for electronic module |
JP4036872B2 (en) * | 2005-05-18 | 2008-01-23 | アルプス電気株式会社 | Manufacturing method of semiconductor device |
JP2007053071A (en) | 2005-07-20 | 2007-03-01 | Alps Electric Co Ltd | Connection element and circuit connection device using the same |
US7572681B1 (en) | 2005-12-08 | 2009-08-11 | Amkor Technology, Inc. | Embedded electronic component package |
US7382143B2 (en) * | 2006-05-18 | 2008-06-03 | Centipede Systems, Inc. | Wafer probe interconnect system |
US7902660B1 (en) | 2006-05-24 | 2011-03-08 | Amkor Technology, Inc. | Substrate for semiconductor device and manufacturing method thereof |
US7442045B1 (en) | 2007-08-17 | 2008-10-28 | Centipede Systems, Inc. | Miniature electrical ball and tube socket with self-capturing multiple-contact-point coupling |
JP2009192309A (en) * | 2008-02-13 | 2009-08-27 | Shinko Electric Ind Co Ltd | Semiconductor inspection device |
US7936177B2 (en) * | 2008-03-07 | 2011-05-03 | Formfactor, Inc. | Providing an electrically conductive wall structure adjacent a contact structure of an electronic device |
US20100188825A1 (en) * | 2009-01-28 | 2010-07-29 | Honeywell International Inc. | Apparatus for isolating multiple circuit boards from vibration |
US8796561B1 (en) | 2009-10-05 | 2014-08-05 | Amkor Technology, Inc. | Fan out build up substrate stackable package and method |
US8937381B1 (en) | 2009-12-03 | 2015-01-20 | Amkor Technology, Inc. | Thin stackable package and method |
US9691734B1 (en) | 2009-12-07 | 2017-06-27 | Amkor Technology, Inc. | Method of forming a plurality of electronic component packages |
US8324511B1 (en) | 2010-04-06 | 2012-12-04 | Amkor Technology, Inc. | Through via nub reveal method and structure |
US8294276B1 (en) | 2010-05-27 | 2012-10-23 | Amkor Technology, Inc. | Semiconductor device and fabricating method thereof |
US8440554B1 (en) | 2010-08-02 | 2013-05-14 | Amkor Technology, Inc. | Through via connected backside embedded circuit features structure and method |
US8487445B1 (en) | 2010-10-05 | 2013-07-16 | Amkor Technology, Inc. | Semiconductor device having through electrodes protruding from dielectric layer |
US8791501B1 (en) | 2010-12-03 | 2014-07-29 | Amkor Technology, Inc. | Integrated passive device structure and method |
US8390130B1 (en) | 2011-01-06 | 2013-03-05 | Amkor Technology, Inc. | Through via recessed reveal structure and method |
DE102011109808B4 (en) | 2011-08-08 | 2022-09-22 | Volkswagen Aktiengesellschaft | Process for producing a component connection by element friction welding |
US8552548B1 (en) | 2011-11-29 | 2013-10-08 | Amkor Technology, Inc. | Conductive pad on protruding through electrode semiconductor device |
US9129943B1 (en) | 2012-03-29 | 2015-09-08 | Amkor Technology, Inc. | Embedded component package and fabrication method |
US9048298B1 (en) | 2012-03-29 | 2015-06-02 | Amkor Technology, Inc. | Backside warpage control structure and fabrication method |
JP2013080938A (en) * | 2012-11-26 | 2013-05-02 | Japan Electronic Materials Corp | Semiconductor inspection device |
JP6500258B2 (en) * | 2015-06-12 | 2019-04-17 | 北川工業株式会社 | Contact member |
US9876307B2 (en) | 2015-09-03 | 2018-01-23 | Apple Inc. | Surface connector with silicone spring member |
US9899757B2 (en) * | 2015-09-03 | 2018-02-20 | Apple Inc. | Surface connector with silicone spring member |
US9801269B1 (en) * | 2016-05-10 | 2017-10-24 | Northrop Grumman Systems Corporation | Resilient miniature integrated electrical connector |
WO2017212814A1 (en) * | 2016-06-09 | 2017-12-14 | 日本電産リード株式会社 | Inspection jig and inspection device |
DE102017002150A1 (en) * | 2017-03-06 | 2018-09-06 | Rosenberger Hochfrequenztechnik Gmbh & Co. Kg | Electrical contact element |
US11262383B1 (en) | 2018-09-26 | 2022-03-01 | Microfabrica Inc. | Probes having improved mechanical and/or electrical properties for making contact between electronic circuit elements and methods for making |
US12078657B2 (en) | 2019-12-31 | 2024-09-03 | Microfabrica Inc. | Compliant pin probes with extension springs, methods for making, and methods for using |
Family Cites Families (76)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US923327A (en) * | 1908-10-17 | 1909-06-01 | Frank A Champlin | Electrical-connection rosette. |
US4205588A (en) * | 1958-06-10 | 1980-06-03 | The United States Of America As Represented By The Secretary Of The Navy | Method and material for fuze render safe procedure |
US3193793A (en) * | 1963-03-14 | 1965-07-06 | Kenneth W Plunkett | Electronic connector |
US3290636A (en) * | 1963-09-30 | 1966-12-06 | Northern Electric Co | Thin-film circuit connector |
US3573617A (en) * | 1967-10-27 | 1971-04-06 | Aai Corp | Method and apparatus for testing packaged integrated circuits |
US3936930A (en) * | 1972-07-10 | 1976-02-10 | Rca Corporation | Method of making electrical connections for liquid crystal cells |
US3842189A (en) * | 1973-01-08 | 1974-10-15 | Rca Corp | Contact array and method of making the same |
US3794953A (en) * | 1973-01-22 | 1974-02-26 | Security Instr Inc | Electrical terminal for conductive foil |
US4029375A (en) * | 1976-06-14 | 1977-06-14 | Electronic Engineering Company Of California | Miniature electrical connector |
US4209745A (en) * | 1978-06-12 | 1980-06-24 | Everett/Charles, Inc. | Interchangeable test head for loaded test member |
US4202588A (en) * | 1978-11-29 | 1980-05-13 | Technical Wire Products | Electrical connector and support means therefor |
US4239312A (en) * | 1978-11-29 | 1980-12-16 | Hughes Aircraft Company | Parallel interconnect for planar arrays |
US4352061A (en) * | 1979-05-24 | 1982-09-28 | Fairchild Camera & Instrument Corp. | Universal test fixture employing interchangeable wired personalizers |
JPS56116282A (en) * | 1980-02-19 | 1981-09-11 | Sharp Kk | Electronic part with plural terminals |
US4403272A (en) * | 1980-06-02 | 1983-09-06 | Oak Industries Inc. | Membrane switch interconnect tail and printed circuit board connection |
US4428633A (en) * | 1982-03-01 | 1984-01-31 | Amp Incorporated | Dual-in-line socket assembly |
JPS5987842A (en) * | 1982-11-10 | 1984-05-21 | Toshiba Corp | Socket for integrated circuit/large scale integrated circuit |
US4553192A (en) * | 1983-08-25 | 1985-11-12 | International Business Machines Corporation | High density planar interconnected integrated circuit package |
US4615573A (en) * | 1983-10-28 | 1986-10-07 | Honeywell Inc. | Spring finger interconnect for IC chip carrier |
US5829128A (en) * | 1993-11-16 | 1998-11-03 | Formfactor, Inc. | Method of mounting resilient contact structures to semiconductor devices |
US5917707A (en) | 1993-11-16 | 1999-06-29 | Formfactor, Inc. | Flexible contact structure with an electrically conductive shell |
US6043563A (en) | 1997-05-06 | 2000-03-28 | Formfactor, Inc. | Electronic components with terminals and spring contact elements extending from areas which are remote from the terminals |
US5476211A (en) | 1993-11-16 | 1995-12-19 | Form Factor, Inc. | Method of manufacturing electrical contacts, using a sacrificial member |
US6330164B1 (en) * | 1985-10-18 | 2001-12-11 | Formfactor, Inc. | Interconnect assemblies and methods including ancillary electronic component connected in immediate proximity of semiconductor device |
US4770641A (en) * | 1986-03-31 | 1988-09-13 | Amp Incorporated | Conductive gel interconnection apparatus |
US4988306A (en) * | 1989-05-16 | 1991-01-29 | Labinal Components And Systems, Inc. | Low-loss electrical interconnects |
US5264268B1 (en) * | 1986-07-15 | 1998-12-22 | Mcneil Ppc Inc | Sanitary napkin with composite cover |
US4813129A (en) | 1987-06-19 | 1989-03-21 | Hewlett-Packard Company | Interconnect structure for PC boards and integrated circuits |
JPS6447090A (en) * | 1987-08-18 | 1989-02-21 | Seiko Epson Corp | Circuit board |
JPS6447090U (en) | 1987-09-17 | 1989-03-23 | ||
JPH01313969A (en) * | 1988-06-13 | 1989-12-19 | Hitachi Ltd | Semiconductor device |
US4871316A (en) * | 1988-10-17 | 1989-10-03 | Microelectronics And Computer Technology Corporation | Printed wire connector |
US5366380A (en) * | 1989-06-13 | 1994-11-22 | General Datacomm, Inc. | Spring biased tapered contact elements for electrical connectors and integrated circuit packages |
US5030109A (en) * | 1990-08-24 | 1991-07-09 | Amp Incorporated | Area array connector for substrates |
US5136238A (en) * | 1990-11-26 | 1992-08-04 | Electro-Fix, Inc. | Test fixture with diaphragm board with one or more internal grounded layers |
US5172050A (en) | 1991-02-15 | 1992-12-15 | Motorola, Inc. | Micromachined semiconductor probe card |
FR2680284B1 (en) | 1991-08-09 | 1993-12-03 | Thomson Csf | VERY LOW PIT CONNECTION DEVICE AND MANUFACTURING METHOD. |
JPH0564784A (en) | 1991-09-04 | 1993-03-19 | Easy Net:Kk | Electrode type water treatment device |
DE4135887A1 (en) * | 1991-10-31 | 1993-05-06 | Wolfram Dr. 4040 Neuss De Seiler | DEVICE FOR DEFROSTING COLD DRYERS UNDER 0 (DEGREE) C |
US5199889A (en) * | 1991-11-12 | 1993-04-06 | Jem Tech | Leadless grid array socket |
US5309324A (en) * | 1991-11-26 | 1994-05-03 | Herandez Jorge M | Device for interconnecting integrated circuit packages to circuit boards |
US5252916A (en) * | 1992-01-27 | 1993-10-12 | Everett Charles Technologies, Inc. | Pneumatic test fixture with springless test probes |
US5338208A (en) * | 1992-02-04 | 1994-08-16 | International Business Machines Corporation | High density electronic connector and method of assembly |
JPH0669663A (en) | 1992-08-18 | 1994-03-11 | Sony Corp | Multilayered substrate incorporating capacitor |
EP0615131A1 (en) | 1993-03-10 | 1994-09-14 | Co-Operative Facility For Aging Tester Development | Prober for semiconductor integrated circuit element wafer |
US5373231A (en) | 1993-06-10 | 1994-12-13 | G. G. B. Industries, Inc. | Integrated circuit probing apparatus including a capacitor bypass structure |
JP3293334B2 (en) * | 1993-08-25 | 2002-06-17 | セイコーエプソン株式会社 | Semiconductor device and manufacturing method thereof |
JP2963828B2 (en) | 1993-09-24 | 1999-10-18 | 東京エレクトロン株式会社 | Probe device |
US5573172A (en) * | 1993-11-08 | 1996-11-12 | Sawtek, Inc. | Surface mount stress relief hidden lead package device and method |
JP3400051B2 (en) * | 1993-11-10 | 2003-04-28 | ザ ウィタカー コーポレーション | Anisotropic conductive film, method of manufacturing the same, and connector using the same |
US6482013B2 (en) | 1993-11-16 | 2002-11-19 | Formfactor, Inc. | Microelectronic spring contact element and electronic component having a plurality of spring contact elements |
US5974662A (en) | 1993-11-16 | 1999-11-02 | Formfactor, Inc. | Method of planarizing tips of probe elements of a probe card assembly |
US5772451A (en) | 1993-11-16 | 1998-06-30 | Form Factor, Inc. | Sockets for electronic components and methods of connecting to electronic components |
US5475317A (en) * | 1993-12-23 | 1995-12-12 | Epi Technologies, Inc. | Singulated bare die tester and method of performing forced temperature electrical tests and burn-in |
US5495667A (en) * | 1994-11-07 | 1996-03-05 | Micron Technology, Inc. | Method for forming contact pins for semiconductor dice and interconnects |
KR20030096425A (en) | 1994-11-15 | 2003-12-31 | 폼팩터, 인크. | An interposer |
KR100366746B1 (en) | 1994-11-15 | 2003-01-09 | 폼팩터, 인크. | Assembly of two electronic devices |
US5633535A (en) * | 1995-01-27 | 1997-05-27 | Chao; Clinton C. | Spacing control in electronic device assemblies |
JP2876106B2 (en) * | 1995-01-31 | 1999-03-31 | タバイエスペック株式会社 | Composite for burn-in and burn-in device using the composite |
US5773986A (en) * | 1995-04-03 | 1998-06-30 | Motorola, Inc | Semiconductor wafer contact system and method for contacting a semiconductor wafer |
EP0886894B1 (en) | 1995-05-26 | 2005-09-28 | Formfactor, Inc. | Contact carriers for populating substrates with spring contacts |
JP2968051B2 (en) | 1995-05-26 | 1999-10-25 | フォームファクター,インコーポレイテッド | Chip interconnect carrier and method for mounting a spring contact on a semiconductor device |
JP2799973B2 (en) | 1995-07-06 | 1998-09-21 | 日本電子材料株式会社 | Vertically actuated probe card |
US5869961A (en) * | 1995-07-31 | 1999-02-09 | Spinner; Howard D. | Smart IC-test receptacle having holes adapted for mounting capacitors arranged adjacent to pin positions |
JPH0945740A (en) | 1995-08-01 | 1997-02-14 | Nippon Steel Corp | Semiconductor substrate evaluating method and check board therefor |
CN1134667C (en) | 1996-05-17 | 2004-01-14 | 福姆法克特公司 | Microelectronic spring contact element |
AU3603497A (en) | 1996-07-05 | 1998-02-02 | Formfactor, Inc. | Floating lateral support for ends of elongate interconnection elements |
JPH10125857A (en) | 1996-10-18 | 1998-05-15 | Fuji Electric Co Ltd | Board having built-in capacitor and electronic device using the board |
US5952840A (en) * | 1996-12-31 | 1999-09-14 | Micron Technology, Inc. | Apparatus for testing semiconductor wafers |
US6072323A (en) * | 1997-03-03 | 2000-06-06 | Micron Technology, Inc. | Temporary package, and method system for testing semiconductor dice having backside electrodes |
US6224396B1 (en) * | 1997-07-23 | 2001-05-01 | International Business Machines Corporation | Compliant, surface-mountable interposer |
US6114240A (en) * | 1997-12-18 | 2000-09-05 | Micron Technology, Inc. | Method for fabricating semiconductor components using focused laser beam |
US6664628B2 (en) * | 1998-07-13 | 2003-12-16 | Formfactor, Inc. | Electronic component overlapping dice of unsingulated semiconductor wafer |
US6705876B2 (en) * | 1998-07-13 | 2004-03-16 | Formfactor, Inc. | Electrical interconnect assemblies and methods |
US6694941B2 (en) * | 2001-08-24 | 2004-02-24 | Kioritz Corporation | Starter |
US7084650B2 (en) * | 2002-12-16 | 2006-08-01 | Formfactor, Inc. | Apparatus and method for limiting over travel in a probe card assembly |
-
1998
- 1998-07-13 US US09/114,586 patent/US6705876B2/en not_active Expired - Fee Related
- 1998-12-18 TW TW087121224A patent/TW404033B/en not_active IP Right Cessation
-
1999
- 1999-01-04 DE DE69926241T patent/DE69926241T2/en not_active Expired - Lifetime
- 1999-01-04 CN CNB998105392A patent/CN1203739C/en not_active Expired - Fee Related
- 1999-01-04 AU AU21072/99A patent/AU2107299A/en not_active Abandoned
- 1999-01-04 EP EP05012415A patent/EP1583406A3/en not_active Withdrawn
- 1999-01-04 KR KR10-2001-7000547A patent/KR100423683B1/en not_active IP Right Cessation
- 1999-01-04 WO PCT/US1999/000322 patent/WO2000003569A1/en active IP Right Grant
- 1999-01-04 EP EP99901354A patent/EP1097617B1/en not_active Expired - Lifetime
- 1999-01-04 JP JP2000559717A patent/JP3949377B2/en not_active Expired - Fee Related
-
2003
- 2003-12-12 US US10/735,226 patent/US6948941B2/en not_active Expired - Fee Related
-
2004
- 2004-03-09 JP JP2004065217A patent/JP4389209B2/en not_active Expired - Fee Related
-
2005
- 2005-09-27 US US11/237,090 patent/US7169646B2/en not_active Expired - Fee Related
-
2007
- 2007-01-30 US US11/669,068 patent/US7618281B2/en not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
CN1317224A (en) | 2001-10-10 |
JP3949377B2 (en) | 2007-07-25 |
EP1583406A3 (en) | 2009-09-23 |
US6705876B2 (en) | 2004-03-16 |
DE69926241T2 (en) | 2006-04-20 |
US20060024988A1 (en) | 2006-02-02 |
KR20010074710A (en) | 2001-08-09 |
JP4389209B2 (en) | 2009-12-24 |
US7169646B2 (en) | 2007-01-30 |
KR100423683B1 (en) | 2004-03-22 |
US6948941B2 (en) | 2005-09-27 |
US20010012704A1 (en) | 2001-08-09 |
DE69926241D1 (en) | 2005-08-25 |
JP2004251910A (en) | 2004-09-09 |
EP1583406A2 (en) | 2005-10-05 |
US20070123082A1 (en) | 2007-05-31 |
JP2002520864A (en) | 2002-07-09 |
CN1203739C (en) | 2005-05-25 |
US20040127074A1 (en) | 2004-07-01 |
WO2000003569A1 (en) | 2000-01-20 |
TW404033B (en) | 2000-09-01 |
AU2107299A (en) | 2000-02-01 |
EP1097617A1 (en) | 2001-05-09 |
US7618281B2 (en) | 2009-11-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP1097617B1 (en) | Interconnect assembly for printed circuit boards and method of fabrication | |
US7900347B2 (en) | Method of making a compliant interconnect assembly | |
US6917525B2 (en) | Construction structures and manufacturing processes for probe card assemblies and packages having wafer level springs | |
US5414298A (en) | Semiconductor chip assemblies and components with pressure contact | |
US6086386A (en) | Flexible connectors for microelectronic elements | |
KR20010086060A (en) | Probe card for probing wafers with raised contact elements | |
WO2010025175A1 (en) | Test contact system for testing integrated circuits with packages having an array of signal and power contacts | |
US5629630A (en) | Semiconductor wafer contact system and method for contacting a semiconductor wafer | |
US5977784A (en) | Method of performing an operation on an integrated circuit | |
KR100707044B1 (en) | Construction structures and manufacturing processes for integrated circuit wafer probe card assemblies | |
KR19990021982A (en) | Contact carriers (tiles) for anchoring large substrates with spring contacts | |
JPH0783076B2 (en) | Semiconductor chip test socket |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17P | Request for examination filed |
Effective date: 20010209 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): DE FR GB IT |
|
RAP1 | Party data changed (applicant data changed or rights of an application transferred) |
Owner name: FORMFACTOR, INC. |
|
17Q | First examination report despatched |
Effective date: 20031016 |
|
GRAP | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOSNIGR1 |
|
GRAS | Grant fee paid |
Free format text: ORIGINAL CODE: EPIDOSNIGR3 |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): DE FR GB IT |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: IT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT;WARNING: LAPSES OF ITALIAN PATENTS WITH EFFECTIVE DATE BEFORE 2007 MAY HAVE OCCURRED AT ANY TIME BEFORE 2007. THE CORRECT EFFECTIVE DATE MAY BE DIFFERENT FROM THE ONE RECORDED. Effective date: 20050720 |
|
REG | Reference to a national code |
Ref country code: GB Ref legal event code: FG4D |
|
REF | Corresponds to: |
Ref document number: 69926241 Country of ref document: DE Date of ref document: 20050825 Kind code of ref document: P |
|
RAP2 | Party data changed (patent owner data changed or rights of a patent transferred) |
Owner name: FORMFACTOR, INC. |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: GB Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20060104 |
|
ET | Fr: translation filed | ||
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
26N | No opposition filed |
Effective date: 20060421 |
|
GBPC | Gb: european patent ceased through non-payment of renewal fee |
Effective date: 20060104 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: FR Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20060131 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: DE Payment date: 20110127 Year of fee payment: 13 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: ST Effective date: 20110923 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: DE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20120801 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R119 Ref document number: 69926241 Country of ref document: DE Effective date: 20120801 |