EP0982769A2 - Microdevice and structural components of the same - Google Patents

Microdevice and structural components of the same Download PDF

Info

Publication number
EP0982769A2
EP0982769A2 EP99306869A EP99306869A EP0982769A2 EP 0982769 A2 EP0982769 A2 EP 0982769A2 EP 99306869 A EP99306869 A EP 99306869A EP 99306869 A EP99306869 A EP 99306869A EP 0982769 A2 EP0982769 A2 EP 0982769A2
Authority
EP
European Patent Office
Prior art keywords
pattern
substrate
fine stripe
exposure
stripe pattern
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
EP99306869A
Other languages
German (de)
French (fr)
Other versions
EP0982769A3 (en
EP0982769B1 (en
Inventor
Tetsunobu Kochi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Canon Inc
Original Assignee
Canon Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Canon Inc filed Critical Canon Inc
Publication of EP0982769A2 publication Critical patent/EP0982769A2/en
Publication of EP0982769A3 publication Critical patent/EP0982769A3/en
Application granted granted Critical
Publication of EP0982769B1 publication Critical patent/EP0982769B1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/20Exposure; Apparatus therefor
    • G03F7/2022Multi-step exposure, e.g. hybrid; backside exposure; blanket exposure, e.g. for image reversal; edge exposure, e.g. for edge bead removal; corrective exposure
    • G03F7/2026Multi-step exposure, e.g. hybrid; backside exposure; blanket exposure, e.g. for image reversal; edge exposure, e.g. for edge bead removal; corrective exposure for the removal of unwanted material, e.g. image or background correction
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F1/00Originals for photomechanical production of textured or patterned surfaces, e.g., masks, photo-masks, reticles; Mask blanks or pellicles therefor; Containers specially adapted therefor; Preparation thereof
    • G03F1/26Phase shift masks [PSM]; PSM blanks; Preparation thereof
    • G03F1/30Alternating PSM, e.g. Levenson-Shibuya PSM; Preparation thereof
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F1/00Originals for photomechanical production of textured or patterned surfaces, e.g., masks, photo-masks, reticles; Mask blanks or pellicles therefor; Containers specially adapted therefor; Preparation thereof
    • G03F1/68Preparation processes not covered by groups G03F1/20 - G03F1/50
    • G03F1/70Adapting basic layout or design of masks to lithographic process requirements, e.g., second iteration correction of mask patterns for imaging
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/70Microphotolithographic exposure; Apparatus therefor
    • G03F7/70408Interferometric lithography; Holographic lithography; Self-imaging lithography, e.g. utilizing the Talbot effect
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/70Microphotolithographic exposure; Apparatus therefor
    • G03F7/70425Imaging strategies, e.g. for increasing throughput or resolution, printing product fields larger than the image field or compensating lithography- or non-lithography errors, e.g. proximity correction, mix-and-match, stitching or double patterning
    • G03F7/70466Multiple exposures, e.g. combination of fine and coarse exposures, double patterning or multiple exposures for printing a single feature

Definitions

  • This invention relates generally to a device or microdevice, and to disposition of structural components of the same. More particularly, the invention is concerned with a device and disposition of structural components of the same which is to be produced through a multiple exposure process wherein different types of patterns are printed superposedly by a first exposure process as can be represented by a standard or ordinary exposure process such as projection exposure process, and a second exposure process of higher resolution than the first exposure process, whereby a pattern (hereinafter, “desired pattern to be produced”) having a smallest linewidth corresponding to the second exposure process can be produced.
  • the present invention can be applied suitably to various devices such as, for example, a semiconductor chip (IC or LSI, for example), a display device (liquid crystal panel, for example), a detecting device (magnetic head, for example) and an image pickup device (CCD, for example).
  • IC semiconductor chip
  • LSI liquid crystal panel
  • detecting device magnetic head
  • CCD image pickup device
  • NA numerical aperture
  • Japanese Patent Application, Application No. 304232/1997 (hereinafter, "the earlier Japanese patent application"), filed by the assignee of the subject application, proposes a dual exposure process which is based on a combination of dual-beam interference exposure and standard exposure, wherein a multiple-value exposure amount distribution is applied to a substrate, to be exposed, to assure high resolution exposure.
  • the dual-beam interference exposure process is performed by use of a phase shift mask having a line-and-space (L&S) pattern of 0.1 micron linewidth, and a fine-line pattern is printed through coherent illumination.
  • L&S line-and-space
  • an ordinary exposure process for example, an exposure process based on partially coherent illumination
  • a mask which is formed with a pattern having portions of different transmission factors and having a shape corresponding to an actual device pattern of smallest linewidth of 0.1 micron.
  • a pattern of smallest linewidth of 0.10 micron may be formed through the ordinary exposure process and by using a projection exposure apparatus having a projection optical system which has an image side NA of 0.6.
  • Another method for the fine pattern printing is a probe exposure method wherein a pattern is drawn and printed on a photosensitive member by using a probe.
  • the probe may be based on AFM using an interatomic force, STM using a tunnel current, an electron beam, a laser beam or proximity light, for example.
  • performing the probe exposure over the whole exposure area has a disadvantage of low throughput.
  • those portions of a desired pattern to be produced that can be produced through an ordinary exposure process may be photoprinted by using a light quantity larger than an exposure threshold of a photosensitive substrate.
  • those portions of insufficient resolution may be photoprinted by superposed printing which is based on an ordinary exposure and a probe exposure, with the respective light quantities each being lower than the exposure threshold of the photosensitive material but both, when combined, being higher than the exposure threshold.
  • a multiple-value exposure amount distribution similar to that described above is applied (Japanese Patent Application, Application No. 137476/1998).
  • IDEAL exposure process when a Levenson mask is used, a fine line pattern is formed only in a region where Levenson mask data is present. Thus, the disposition of the pattern is restricted by the pitch of Levenson mask (i.e., the linewidth and the spacing).
  • Figures 1A, 1B, 1C, 1D and 1E are schematic views, respectively, for explaining a "grid IDEAL exposure process" according to an embodiment of the present invention.
  • Figures 2A, 2B, 2C and 2D are schematic views, respectively, for explaining a "linear IDEAL exposure process" according to another embodiment of the present invention.
  • Figure 3 is a schematic view for explaining an example of optimum disposition of structural components of a semiconductor device, to be produced in accordance with the process of Figures 1A - 1E or Figures 2A - 2D.
  • Figure 4 is an enlarged and sectional view taken along a line A - A' in Figure 3.
  • Figure 5 is a schematic view of a semiconductor device according to an embodiment of the present invention, wherein the disposition is not optimized.
  • Figures 6A, 6B and 6C are enlarged and sectional views, respectively, taken along lines B - B', C - C' and D - D' in Figure 5, respectively.
  • Figure 7 is a schematic view of a semiconductor device with optimum disposition, formed on a SOI substrate.
  • Figures 8A, 8B, 8C and 8D are enlarged and sectional views, respectively, taken along a line E - E' in Figure 7.
  • Figure 9 is a schematic view for explaining an example of optimum disposition of structural components of a semiconductor device wherein, in addition to the structure of Figure 1, there are wiring regions upon contact regions.
  • Figure 10 is an enlarged and sectional view taken along a line F - F' in Figure 9.
  • Figure 11 is a schematic view for explaining a special example of contact regions.
  • Figure 12 is a flow chart for explaining the sequence of microdevice manufacture.
  • Figure 13 is a flow chart for explaining the sequence of a wafer process in Figure 12, in detail.
  • Figure 3 illustrates the structure of a device according to an embodiment of the present invention.
  • semiconductor active regions and denoted at 302 are polysilicone gate regions.
  • Denoted at 303 is a device separation region, and denoted at 304 are contact regions.
  • a Levenson pattern ( Figure 1A) comprising a stripe pattern having a linewidth and a spacing both being equal to L, is printed by using an exposure apparatus, based on the dual-beam interference exposure method, and in accordance with an exposure amount 1.
  • a pattern corresponding to a similar Levenson pattern but being rotated by 90 deg. is printed similarly in accordance with an exposure amount 1 again.
  • a substrate to be exposed is exposed like the state shown in Figure 1B.
  • FIG. 1B Denoted in Figure 1B at 305 are those regions (hereinafter, “Levenson double exposure regions") having been exposed twice through the Levenson pattern.
  • Denoted at 306 are those regions (hereinafter, “Levenson single exposure regions”) having been exposed once through the Levenson pattern.
  • Denoted at 307 are those regions (hereinafter, “Levenson unexposed regions”) not having been exposed during the Levenson pattern exposure.
  • Figure 1C illustrates exposure amounts at different portions along the section of a line G - G' in Figure 1B.
  • Each Levenson single exposure region 306 has been exposed with an exposure amount 1, while each Levenson double exposure region 305 has been exposed with an exposure amount 2.
  • the exposure amount 2 has been set to a level lower than the exposure threshold E TH of a photoresist applied to the substrate to be exposed.
  • the rough mask pattern 101 consists of a square pattern which has its center registered with the center of desired one of the Levenson double exposure regions 105 and which has four sides of a length 2L, as can be defined by expanding the four sides of the Levenson double exposure region 105 in four directions by 0.5L, respectively.
  • Figure 1E illustrates exposure amounts at different portions along the section of a line G - G', after the rough mask pattern 101 is photoprinted. Only those portions having been exposed superposedly by the Levenson double exposures and the rough mask pattern 101 exposure, have been exposed with an exposure amount 3.
  • the exposure amounts of respective patterns may be so determined that the exposure threshold E TH of the photoresist is at a level between the exposure amount 2 and the exposure amount 3.
  • this exposure method will be referred to as a "grid IDEAL exposure process”.
  • the exposure amounts 1, 2 and 3 are referred to only for convenience in explanation, and they have no specific physical significance.
  • Figures 2A - 2D are schematic views for explaining the principle of a dual exposure method, for forming a pattern, such as the polysilicone gate region 302 of the Figure 3 device, having a smallest linewidth L and a smallest spacing L in one direction and a smallest linewidth and a smallest spacing in a direction orthogonal to the one direction, both being larger than L.
  • Figure 2A illustrates a Levenson pattern having a linewidth and a spacing, both being equal to L.
  • Figure 2B shows a rough mask pattern, and Figure 2D shows a pattern which is going to be formed (hereinafter, "desired pattern to be produced").
  • the rough mask pattern comprises a first pattern region 201 having a transmission factor 1, and a second pattern region 202 having a transmission factor 2.
  • the smallest linewidth and smallest spacing of these regions are all set to be equal to 2L.
  • the Levenson pattern and the rough mask pattern are photoprinted superposedly on a substrate as shown in Figure 2C, in accordance with the dual-beam interference exposure method and the ordinary exposure method as described hereinbefore.
  • the exposure threshold E TH of the photoresist on which these patterns are printed as well as the patterns and the exposure amounts in the pattern regions are set in an appropriate relation with each other, like the "grid IDEAL exposure process" described hereinbefore.
  • a pattern such as a polysilicone gate region 302 in Figure 3, for example, as having a smallest linewidth and a smallest spacing, both being L, in one direction, can be produced.
  • the process described above will be referred to as a "linear IDEAL exposure process”.
  • the transmission factors 1 and 2 are referred to only for convenience in explanation, and they have no specific physical significance.
  • Figure 3 illustrates an example of optimum disposition of structural components of a semiconductor device, to be produced in accordance with the "grid IDEAL exposure process" described above.
  • Denoted in the drawing at 301 are semiconductor active regions, and denoted at 302 are polysilicone gate regions.
  • Denoted at 303 is a device separation region, and denoted at 304 are contact regions.
  • the polysilicone gate region 302 is formed as a part of the polysilicon region 309. Namely, the portion of the polysilicone region 309 which is to be overlapped by the semiconductor active region 301 provides the polysilicone gate region 302, and the remaining portion provides a polysilicone wiring region 308.
  • the contact region 304 is formed as a fine pattern, by superposedly printing the rough mask pattern at a desired location in the Levenson double exposure region 305.
  • the size of the contact is about 1L when the pattern spacing or width of the Levenson mask (or about a half of the pattern pitch thereof) is taken as a reference unit L.
  • the polysilicone pattern region 309 is formed as a fine gate pattern in accordance with the "linear IDEAL exposure process" described above, by using at least the portion 302 of the semiconductor active region 301.
  • the smallest width of the gate region 302 is about 1L.
  • the wiring region 308 is formed by using the rough mask pattern.
  • the smallest width of the rough pattern in that portion is about 2L.
  • FIG. 4 is a sectional view taken along a line A - A' in Figure 3, wherein like numerals as those of Figure 3 are assigned to corresponding elements.
  • Denoted at 401 is a source/drain region of a transistor, and denoted at 402 is a semiconductor substrate.
  • the spacing S of the contact region 304 satisfies the following relation: S ⁇ (2n-1)L where n is an integer not less than 2.
  • contact regions 304 are to be formed, if they are defined with deviation from underlying polysilicone wiring regions 308 or semiconductor active regions 301 due to an alignment error or a pattern size conversion difference, there may occur electric short circuit with the underlying element which may cause disorder of contact resistance or short circuit between electric sources. For this reason, the underlying polysilicone wiring region 308 and the semiconductor active region 301 have to be made larger than the size of the contact.
  • Figure 5 and Figures 6A - 6C illustrate an example of disposition of structural components of a semiconductor device in an example where the concept of conventional "IDEAL exposure process" is directly applied to the "grid IDEAL exposure process". While the smallest spacing in the disposition of contacts according to the "IDEAL exposure process” is 1L, when this is directly applied to the "grid IDEAL exposure process” and if the contact region 304 and the polysilicone wiring region 308 are formed with deviation from the semiconductor active region 301, a portion of the polysilicone wiring region 308 having been provided for the contact forming will overlap with the active region 301, as illustrated in the plan view of Figure 5 or in the B - B' sectional view of Figure 6A.
  • the wiring region 308 will operate as a gate electrode of an MOS transistor, whereby a channel will be formed at an unnecessary portion.
  • the current-to-voltage characteristic of the transistor may disadvantageously vary.
  • the spacing between the contact region 304 on the polysilicone region 308 and the contact region 304 on the semiconductor active region 301 should desirably be 3L or more.
  • the width of the device separation region 303 will be insufficient such that there may occur leakage of electric current between juxtaposed devices.
  • a smallest reference unit 1L is used as the gate length.
  • the width of the device separation region 303 is made equal to the minimum 1L, the structure has to be designed so that no electric current flows between opposed semiconductor active regions 301 regardless of the potential of the device separation region 303.
  • the thickness of the device separation region 303 has to be made sufficiently large and, additionally, the impurity density under the device separation region of the semiconductor substrate 402 has to be made sufficiently large.
  • the device separation region should desirably have a size of 2L or more, from the viewpoint of total balance.
  • the spacing between juxtaposed contact regions 304, formed on the semiconductor active region should desirably have a length 5L or more.
  • the spacing between juxtaposed contacts to be defined on the polysilicone wiring region 308 since the wiring region 308 is made larger than the contact region 304 for the reason described hereinbefore, if the spacing of contacts is made equal to 1L as shown in the D - D' section of Figure 6C, the spacing between juxtaposed polysilicone wiring regions 308 can not substantially be held such that there occurs electric short circuit. In consideration of it, the spacing between juxtaposed contacts on the polysilicone region 302 should desirably be made equal to 3L or more.
  • the size of the polysilicone wiring region below the contact may desirably be made equal to 2L and, additionally, it may desirably be disposed with deviation by about 0.5L from the pitch of the smallest reference unit L. Then, while the rule of the rough pattern can be satisfied, a registration margin of 0.5L for the smallest size can be assured, taking into account the deviation with respect to the contact.
  • the wiring region 308 has been explained while taking polysilicone as an example.
  • the invention is not limited to this.
  • a silicide film, a multilayered film of a silicide film and a polysilicone film, or a metal film may be used, with a result of similar advantages.
  • This embodiment is directed to an example of optimum disposition of a semiconductor device which is to be formed on an SOI substrate in accordance with the "grid IDEAL exposure process" and the “linear IDEAL exposure process”.
  • Figure 7 is a plan view of the device
  • Figures 8A and 8B are sectional views taken along a line E - E'.
  • the spacing between juxtaposed semiconductor active regions 301 i.e., the device separation region 303
  • the spacing between juxtaposed semiconductor active regions 301 is made equal to 2L.
  • denoted at 801 is an insulating layer region which is provided on a semiconductor substrate 402.
  • a transistor will be formed inside the semiconductor active region 301 provided on this insulating layer region 801.
  • a substrate with a structure that a semiconductor active region 301 is provided on an insulating layer region 801, is generally called an SOI substrate.
  • Figures 8C and 8D are sectional views, for comparison, of examples wherein a device separation region 303 is formed on an ordinary substrate (without an insulating layer region 801) under the same condition as the case of Figure 8A or 8B.
  • Figure 8C shows a case wherein the smallest spacing (3L) of juxtaposed contacts 304 as well as the smallest spacing (2L) of juxtaposed semiconductor active regions 301 are made smaller than those (5L and 3L) of the first embodiment.
  • the contact region 304 is defined with deviation with respect to the semiconductor active region 304 such as shown in Figure 8D, in the etching process for the contact formation the etching action will advance even to the insulating layer region 303 for the device separation region. If this occurs, an electric short circuit is produced between the contact region 304 and the underlying semiconductor substrate 402, causing disorder of contact resistance or short circuit between electric sources. The above-described disposition is therefore undesirable.
  • the device separation width should desirably be made equal to 2L or more, and the spacing between juxtaposed contacts on the semiconductor active region should desirably be made equal to 3L or more.
  • FIG. 9 is a plan view of the disposition
  • Figure 10 is a sectional view taken along a line F - F' in Figure 9.
  • Denoted at 901 are wiring regions formed on contact regions 304.
  • materials such as aluminum, a mixture of aluminum and silicone, or copper, may be used mainly. However, other than these materials, metal materials such as cobalt, titanium, tungsten, tantalum, or molybdenum may be used.
  • the wire metal may not cover the whole contact which may cause a decrease of effective contact size and thus an increase of contact resistance.
  • a void may be produced in the contact, causing degradation of reliability.
  • the wiring region to be formed on the contact should desirably be made larger than the size of the contact.
  • the size of the wiring region 901 on the contact may desirably be made equal to a width 2L and, additionally, the design positions of the wiring region and the contact may desirably be disposed with deviation by about 0.5L from the pitch of the smallest reference unit L. Then, while the rule of the rough pattern can be satisfied, a registration margin of 0.5L for the smallest size can be assured, taking into account the deviation with respect to the contact.
  • the spacing between juxtaposed wiring regions 901 should desirably be made equal to 2L or more, for prevention of short circuit between wires.
  • a fine line pattern may be formed by dual-beam interference exposure of a Levenson pattern.
  • a fine line pattern may be formed in accordance with the probe drawing process using AFT, STM, electron beam, laser beam or proximity field light.
  • the probe drawing may be done only to that portion of the Levenson pattern where the resist exposure threshold is not reached only by exposure of a rough mask pattern, while using the light quantity corresponding to the Levenson pattern exposure amount in that portion.
  • the time for drawing can be reduced largely. Namely, in the case of Figure 1B, for example, a desired Levenson double exposure region 105 in Figure 1B may be exposed with an exposure amount 2.
  • the positional relation of the contact region 304 among different regions 301, 302 and 308 has been referred to.
  • plural contact regions 304 are defined in one and the same region.
  • the contact regions 304 when the reference unit is L, preferably the contact regions 304 may be disposed with a spacing S which satisfies a relation S ⁇ (2n-1)L where n is an integer not less than 2. If, on the other hand, plural contact regions 304 are to be formed on one and the same region, the contact regions 304 may desirably be disposed with a spacing corresponding to the minimum unit 1L. This is because of the advantages that the resistance of the contact portion, comprising plural contact regions 304, is made lower and that, even if one contact region 304 does not open due to any failure in process, another contact region or regions 304 assure electric transmission, which leads to an increase of the yield. Since in this case each of the plural contact regions 304 are expected to have the same function, there is no necessity of separating these contact regions with each other, with a spacing more than (2n-1)L. They may be disposed with a spacing of minimum unit 1L or more.
  • Figure 12 is a flow chart of procedure for manufacture of microdevices such as semiconductor chips (e.g. ICs or LSIs), liquid crystal panels, CCDs, thin film magnetic heads or micro-machines, for example.
  • semiconductor chips e.g. ICs or LSIs
  • liquid crystal panels e.g. CCDs
  • thin film magnetic heads e.g. MEMS-machines
  • Step 1 is a design process for designing a circuit of a semiconductor device.
  • Step 2 is a process for making a mask on the basis of the circuit pattern design.
  • Step 3 is a process for preparing a wafer by using a material such as silicon.
  • Step 4 is a wafer process (called a pre-process) wherein, by using the so prepared mask and wafer, circuits are practically formed on the wafer through lithography.
  • Step 5 subsequent to this is an assembling step (called a post-process) wherein the wafer having been processed by step 4 is formed into semiconductor chips.
  • This step includes an assembling (dicing and bonding) process and a packaging (chip sealing) process.
  • Step 6 is an inspection step wherein operation check, durability check and so on for the semiconductor devices provided by step 5, are carried out. With these processes, semiconductor devices are completed and they are shipped (step 7).
  • Figure 13 is a flow chart showing details of the wafer process.
  • Step 11 is an oxidation process for oxidizing the surface of a wafer.
  • Step 12 is a CVD process for forming an insulating film on the wafer surface.
  • Step 13 is an electrode forming process for forming electrodes upon the wafer by vapor deposition.
  • Step 14 is an ion implanting process for implanting ions to the wafer.
  • Step 15 is a resist process for applying a resist (photosensitive material) to the wafer.
  • Step 16 is an exposure process for printing, by exposure, the circuit pattern of the mask on the wafer through the exposure apparatus described above.
  • Step 17 is a developing process for developing the exposed wafer.
  • Step 18 is an etching process for removing portions other than the developed resist image.
  • Step 19 is a resist separation process for separating the resist material remaining on the wafer after being subjected to the etching process. By repeating these processes, circuit patterns are superposedly formed on the wafer.
  • a device having a stable characteristic and a high integration density can be manufactured.

Landscapes

  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Exposure And Positioning Against Photoresist Photosensitive Materials (AREA)
  • Exposure Of Semiconductors, Excluding Electron Or Ion Beam Exposure (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Preparing Plates And Mask In Photomechanical Process (AREA)

Abstract

A device having a substrate and a pattern structure formed on the substrate in accordance with plural processes including a multiple exposure process having (i) a step for photoprinting a fine stripe pattern on the substrate and (ii) a step for photoprinting a predetermined mask pattern on the substrate, such that the fine stripe pattern and the mask pattern are printed superposedly, wherein, in the pattern structure, a particular structural portion of the device is disposed in a portion where the fine stripe pattern and the mask pattern are printed superposedly.
Figure 00000001
Figure 00000002
Figure 00000003
Figure 00000004

Description

    FIELD OF THE INVENTION AND RELATED ART
  • This invention relates generally to a device or microdevice, and to disposition of structural components of the same. More particularly, the invention is concerned with a device and disposition of structural components of the same which is to be produced through a multiple exposure process wherein different types of patterns are printed superposedly by a first exposure process as can be represented by a standard or ordinary exposure process such as projection exposure process, and a second exposure process of higher resolution than the first exposure process, whereby a pattern (hereinafter, "desired pattern to be produced") having a smallest linewidth corresponding to the second exposure process can be produced. The present invention can be applied suitably to various devices such as, for example, a semiconductor chip (IC or LSI, for example), a display device (liquid crystal panel, for example), a detecting device (magnetic head, for example) and an image pickup device (CCD, for example).
  • Currently, many projection exposure apparatuses for manufacture of devices such as ICs, LSIs or liquid crystal panels, for example, based on photolithography, use a light source of an excimer laser. However, simply using such excimer laser as a light source in a projection exposure apparatus does not assure formation of a fine pattern having a linewidth of 0.15 micron or less.
  • In order to improve the resolution, it is necessary to enlarge the numerical aperture (NA) of a projection optical system or to shorten the wavelength of exposure light. Practically, however, it is not very easy to enlarge the NA or shorten the exposure wavelength. This is because: since the depth of focus of a projection optical system is inversely proportional to the square of the NA while it is proportional to the wavelength λ, enlargement of the NA of the projection optical system causes a decrease of the depth of focus, thus making more difficult to accomplish the focusing and thus slowing down the productivity. Further, most glass materials have an extraordinarily low transmission factor with respect to a deep ultraviolet region. Even for a fused silica (quartz) which is used with a wavelength λ = 248 nm (KrF excimer laser), the transmission factor reduces almost to zero when used with a wavelength λ = 193 nm or less. Currently, no glass material has been developed that can be practically used in a region of exposure wavelength λ = 150 nm or less, corresponding to a fine pattern of 0.15 micron linewidth or less to be produced in accordance with a standard or ordinary exposure process.
  • Japanese Patent Application, Application No. 304232/1997, (hereinafter, "the earlier Japanese patent application"), filed by the assignee of the subject application, proposes a dual exposure process which is based on a combination of dual-beam interference exposure and standard exposure, wherein a multiple-value exposure amount distribution is applied to a substrate, to be exposed, to assure high resolution exposure. In an embodiment disclosed in the earlier Japanese patent application, the dual-beam interference exposure process is performed by use of a phase shift mask having a line-and-space (L&S) pattern of 0.1 micron linewidth, and a fine-line pattern is printed through coherent illumination. Thereafter, an ordinary exposure process (for example, an exposure process based on partially coherent illumination) is performed while using a mask which is formed with a pattern having portions of different transmission factors and having a shape corresponding to an actual device pattern of smallest linewidth of 0.1 micron. In accordance with the method disclosed in the earlier Japanese patent application, a pattern of smallest linewidth of 0.10 micron may be formed through the ordinary exposure process and by using a projection exposure apparatus having a projection optical system which has an image side NA of 0.6.
  • Another method for the fine pattern printing is a probe exposure method wherein a pattern is drawn and printed on a photosensitive member by using a probe. The probe may be based on AFM using an interatomic force, STM using a tunnel current, an electron beam, a laser beam or proximity light, for example. However, performing the probe exposure over the whole exposure area has a disadvantage of low throughput. In consideration of it, those portions of a desired pattern to be produced that can be produced through an ordinary exposure process may be photoprinted by using a light quantity larger than an exposure threshold of a photosensitive substrate. On the other hand, those portions of insufficient resolution may be photoprinted by superposed printing which is based on an ordinary exposure and a probe exposure, with the respective light quantities each being lower than the exposure threshold of the photosensitive material but both, when combined, being higher than the exposure threshold. As a result, a multiple-value exposure amount distribution similar to that described above is applied (Japanese Patent Application, Application No. 137476/1998).
  • SUMMARY OF THE INVENTION
  • In the multiple exposure process described above (hereinafter, "IDEAL exposure process"), when a Levenson mask is used, a fine line pattern is formed only in a region where Levenson mask data is present. Thus, the disposition of the pattern is restricted by the pitch of Levenson mask (i.e., the linewidth and the spacing).
  • It is an object of the present invention to provide optimum disposition of structural components of a device when the device is to be manufactured on the basis of the "IDEAL exposure process".
  • Specifically, it is an object of the present invention to provide an optimum solution for disposition of structural components of a device, such as a contact, a semiconductor region and a gate of the device, for example, to attain largest improvements in integration density or device performance, during the semiconductor manufacturing processes where a number of exposure processes are repeated.
  • It is another object of the present invention to provide a microdevice having structural components disposed in accordance with the best solution above.
  • These and other objects, features and advantages of the present invention will become more apparent upon a consideration of the following description of the preferred embodiments of the present invention taken in conjunction with the accompanying drawings.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • Figures 1A, 1B, 1C, 1D and 1E are schematic views, respectively, for explaining a "grid IDEAL exposure process" according to an embodiment of the present invention.
  • Figures 2A, 2B, 2C and 2D are schematic views, respectively, for explaining a "linear IDEAL exposure process" according to another embodiment of the present invention.
  • Figure 3 is a schematic view for explaining an example of optimum disposition of structural components of a semiconductor device, to be produced in accordance with the process of Figures 1A - 1E or Figures 2A - 2D.
  • Figure 4 is an enlarged and sectional view taken along a line A - A' in Figure 3.
  • Figure 5 is a schematic view of a semiconductor device according to an embodiment of the present invention, wherein the disposition is not optimized.
  • Figures 6A, 6B and 6C are enlarged and sectional views, respectively, taken along lines B - B', C - C' and D - D' in Figure 5, respectively.
  • Figure 7 is a schematic view of a semiconductor device with optimum disposition, formed on a SOI substrate.
  • Figures 8A, 8B, 8C and 8D are enlarged and sectional views, respectively, taken along a line E - E' in Figure 7.
  • Figure 9 is a schematic view for explaining an example of optimum disposition of structural components of a semiconductor device wherein, in addition to the structure of Figure 1, there are wiring regions upon contact regions.
  • Figure 10 is an enlarged and sectional view taken along a line F - F' in Figure 9.
  • Figure 11 is a schematic view for explaining a special example of contact regions.
  • Figure 12 is a flow chart for explaining the sequence of microdevice manufacture.
  • Figure 13 is a flow chart for explaining the sequence of a wafer process in Figure 12, in detail.
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Preferred embodiments of the present invention will now be described with reference to the accompanying drawings.
  • [First Embodiment]
  • Figure 3 illustrates the structure of a device according to an embodiment of the present invention. Denoted in the drawing at 301 are semiconductor active regions, and denoted at 302 are polysilicone gate regions. Denoted at 303 is a device separation region, and denoted at 304 are contact regions.
  • Figures 1A - 1E illustrate the principle of triple exposure method, for making the contact region 304 of the Figure 3 device into a square shape with each side of a length L (e.g., L = 0.1 micron). Initially, a Levenson pattern (Figure 1A) comprising a stripe pattern having a linewidth and a spacing both being equal to L, is printed by using an exposure apparatus, based on the dual-beam interference exposure method, and in accordance with an exposure amount 1. Subsequently, a pattern corresponding to a similar Levenson pattern but being rotated by 90 deg. is printed similarly in accordance with an exposure amount 1 again. As a result, a substrate to be exposed is exposed like the state shown in Figure 1B. Denoted in Figure 1B at 305 are those regions (hereinafter, "Levenson double exposure regions") having been exposed twice through the Levenson pattern. Denoted at 306 are those regions (hereinafter, "Levenson single exposure regions") having been exposed once through the Levenson pattern. Denoted at 307 are those regions (hereinafter, "Levenson unexposed regions") not having been exposed during the Levenson pattern exposure. Figure 1C illustrates exposure amounts at different portions along the section of a line G - G' in Figure 1B. Each Levenson single exposure region 306 has been exposed with an exposure amount 1, while each Levenson double exposure region 305 has been exposed with an exposure amount 2. The exposure amount 2 has been set to a level lower than the exposure threshold ETH of a photoresist applied to the substrate to be exposed.
  • After printing two orthogonal Levenson patterns upon the substrate in the manner described above, a rough mask pattern 101 such as shown in Figure lD is printed by using an ordinary, e.g., projection exposure apparatus having an exposure wavelength λ = 248 nm (KrF excimer laser) and a projection optical system having an image side NA of 0.6, for example, in accordance with an exposure amount 1. The rough mask pattern 101 consists of a square pattern which has its center registered with the center of desired one of the Levenson double exposure regions 105 and which has four sides of a length 2L, as can be defined by expanding the four sides of the Levenson double exposure region 105 in four directions by 0.5L, respectively. Figure 1E illustrates exposure amounts at different portions along the section of a line G - G', after the rough mask pattern 101 is photoprinted. Only those portions having been exposed superposedly by the Levenson double exposures and the rough mask pattern 101 exposure, have been exposed with an exposure amount 3. Here, the exposure amounts of respective patterns may be so determined that the exposure threshold ETH of the photoresist is at a level between the exposure amount 2 and the exposure amount 3. Thus, a square pattern with each side of a length L can be produced. Hereinafter, this exposure method will be referred to as a "grid IDEAL exposure process". Here, the exposure amounts 1, 2 and 3 are referred to only for convenience in explanation, and they have no specific physical significance.
  • Figures 2A - 2D are schematic views for explaining the principle of a dual exposure method, for forming a pattern, such as the polysilicone gate region 302 of the Figure 3 device, having a smallest linewidth L and a smallest spacing L in one direction and a smallest linewidth and a smallest spacing in a direction orthogonal to the one direction, both being larger than L. Figure 2A illustrates a Levenson pattern having a linewidth and a spacing, both being equal to L. Figure 2B shows a rough mask pattern, and Figure 2D shows a pattern which is going to be formed (hereinafter, "desired pattern to be produced"). The rough mask pattern comprises a first pattern region 201 having a transmission factor 1, and a second pattern region 202 having a transmission factor 2. The smallest linewidth and smallest spacing of these regions are all set to be equal to 2L. The Levenson pattern and the rough mask pattern are photoprinted superposedly on a substrate as shown in Figure 2C, in accordance with the dual-beam interference exposure method and the ordinary exposure method as described hereinbefore. Here, the exposure threshold ETH of the photoresist on which these patterns are printed as well as the patterns and the exposure amounts in the pattern regions are set in an appropriate relation with each other, like the "grid IDEAL exposure process" described hereinbefore. As a result, as shown in Figure 2D, a pattern such as a polysilicone gate region 302 in Figure 3, for example, as having a smallest linewidth and a smallest spacing, both being L, in one direction, can be produced. Hereinafter, the process described above will be referred to as a "linear IDEAL exposure process". Similarly, the transmission factors 1 and 2 are referred to only for convenience in explanation, and they have no specific physical significance.
  • Figure 3 illustrates an example of optimum disposition of structural components of a semiconductor device, to be produced in accordance with the "grid IDEAL exposure process" described above. Denoted in the drawing at 301 are semiconductor active regions, and denoted at 302 are polysilicone gate regions. Denoted at 303 is a device separation region, and denoted at 304 are contact regions.
  • Denoted at 305 are Levenson double exposure regions which can be defined through the "grid IDEAL exposure process, and denoted at 306 are Levenson single exposure regions. Denoted at 307 are Levenson unexposed regions. The polysilicone gate region 302 is formed as a part of the polysilicon region 309. Namely, the portion of the polysilicone region 309 which is to be overlapped by the semiconductor active region 301 provides the polysilicone gate region 302, and the remaining portion provides a polysilicone wiring region 308.
  • The contact region 304 is formed as a fine pattern, by superposedly printing the rough mask pattern at a desired location in the Levenson double exposure region 305. Here, the size of the contact is about 1L when the pattern spacing or width of the Levenson mask (or about a half of the pattern pitch thereof) is taken as a reference unit L. Also, the polysilicone pattern region 309 is formed as a fine gate pattern in accordance with the "linear IDEAL exposure process" described above, by using at least the portion 302 of the semiconductor active region 301. The smallest width of the gate region 302 is about 1L. The wiring region 308 is formed by using the rough mask pattern. The smallest width of the rough pattern in that portion is about 2L. While using semiconductor active regions 301 which are on the opposite sides of this polysilicone gate region 302 as a drain and a source, an MOS transistor can be produced. The electrodes for the gate, the drain and the source can be formed through contact regions 304 defined on the corresponding semiconductor active regions 301 and polysilicone wiring regions 308. Figure 4 is a sectional view taken along a line A - A' in Figure 3, wherein like numerals as those of Figure 3 are assigned to corresponding elements. Denoted at 401 is a source/drain region of a transistor, and denoted at 402 is a semiconductor substrate.
  • In accordance with this embodiment, when the pattern spacing or the pattern width of the Levenson mask (or about a half of the pattern pitch 2L thereof) is taken as a reference unit L, the spacing S of the contact region 304 satisfies the following relation: S ≥ (2n-1)L where n is an integer not less than 2.
  • Generally, when contact regions 304 are to be formed, if they are defined with deviation from underlying polysilicone wiring regions 308 or semiconductor active regions 301 due to an alignment error or a pattern size conversion difference, there may occur electric short circuit with the underlying element which may cause disorder of contact resistance or short circuit between electric sources. For this reason, the underlying polysilicone wiring region 308 and the semiconductor active region 301 have to be made larger than the size of the contact.
  • Figure 5 and Figures 6A - 6C illustrate an example of disposition of structural components of a semiconductor device in an example where the concept of conventional "IDEAL exposure process" is directly applied to the "grid IDEAL exposure process". While the smallest spacing in the disposition of contacts according to the "IDEAL exposure process" is 1L, when this is directly applied to the "grid IDEAL exposure process" and if the contact region 304 and the polysilicone wiring region 308 are formed with deviation from the semiconductor active region 301, a portion of the polysilicone wiring region 308 having been provided for the contact forming will overlap with the active region 301, as illustrated in the plan view of Figure 5 or in the B - B' sectional view of Figure 6A. In that occasion, a portion of the wiring region 308 will operate as a gate electrode of an MOS transistor, whereby a channel will be formed at an unnecessary portion. Depending on the amount of overlapping, the current-to-voltage characteristic of the transistor may disadvantageously vary. In consideration of the above, the spacing between the contact region 304 on the polysilicone region 308 and the contact region 304 on the semiconductor active region 301 should desirably be 3L or more.
  • Also, as illustrated in the plan view of Figure 5 and the C - C' sectional view of Figure 6B, if the spacing between contact regions 304 defined on the semiconductor active region is not greater than 3L, the width of the device separation region 303 will be insufficient such that there may occur leakage of electric current between juxtaposed devices. In accordance with this embodiment of the present invention, for the best performance of a transistor, a smallest reference unit 1L is used as the gate length. In the case of Figure 6B, while the width of the device separation region 303 is made equal to the minimum 1L, the structure has to be designed so that no electric current flows between opposed semiconductor active regions 301 regardless of the potential of the device separation region 303. To this end, the thickness of the device separation region 303 has to be made sufficiently large and, additionally, the impurity density under the device separation region of the semiconductor substrate 402 has to be made sufficiently large. However, practically it is very difficult to enlarge the thickness while holding the width minimum, or to keep the dense region within the smallest width. Therefore, the device separation region should desirably have a size of 2L or more, from the viewpoint of total balance. In that case, the spacing between juxtaposed contact regions 304, formed on the semiconductor active region, should desirably have a length 5L or more.
  • As regards the spacing between juxtaposed contacts to be defined on the polysilicone wiring region 308, since the wiring region 308 is made larger than the contact region 304 for the reason described hereinbefore, if the spacing of contacts is made equal to 1L as shown in the D - D' section of Figure 6C, the spacing between juxtaposed polysilicone wiring regions 308 can not substantially be held such that there occurs electric short circuit. In consideration of it, the spacing between juxtaposed contacts on the polysilicone region 302 should desirably be made equal to 3L or more.
  • As described above, when the spacing S satisfies the relation S ≥ (2n-1)L (n = 2, 3, ....), the characteristic of the device is most stabilized and the integration density can be made highest.
  • Also, in the above case, if the size of the contact is made equal to the smallest size 1L, the size of the polysilicone wiring region below the contact may desirably be made equal to 2L and, additionally, it may desirably be disposed with deviation by about 0.5L from the pitch of the smallest reference unit L. Then, while the rule of the rough pattern can be satisfied, a registration margin of 0.5L for the smallest size can be assured, taking into account the deviation with respect to the contact.
  • In the embodiment described above, the wiring region 308 has been explained while taking polysilicone as an example. However, the invention is not limited to this. For example, a silicide film, a multilayered film of a silicide film and a polysilicone film, or a metal film may be used, with a result of similar advantages.
  • [Second Embodiment]
  • As regards a procedure for forming a transistor on an SOI (Silicon On Insulator) substrate, because of its various advantages such as a small possibility of leakage between devices or smallness of parasitic capacity of the transistor, making a high speed circuit, many applications of the same have been proposed.
  • This embodiment is directed to an example of optimum disposition of a semiconductor device which is to be formed on an SOI substrate in accordance with the "grid IDEAL exposure process" and the "linear IDEAL exposure process".
  • Figure 7 is a plan view of the device, and Figures 8A and 8B are sectional views taken along a line E - E'. In this embodiment, the spacing between juxtaposed semiconductor active regions 301 (i.e., the device separation region 303), which is equal to 3L in the first embodiment described above, is made equal to 2L. Here, denoted at 801 is an insulating layer region which is provided on a semiconductor substrate 402. A transistor will be formed inside the semiconductor active region 301 provided on this insulating layer region 801. A substrate with a structure that a semiconductor active region 301 is provided on an insulating layer region 801, is generally called an SOI substrate. Figures 8C and 8D are sectional views, for comparison, of examples wherein a device separation region 303 is formed on an ordinary substrate (without an insulating layer region 801) under the same condition as the case of Figure 8A or 8B.
  • The feature of this embodiment will now be described in detail, in conjunction with Figures 8A - 8D. Figure 8C shows a case wherein the smallest spacing (3L) of juxtaposed contacts 304 as well as the smallest spacing (2L) of juxtaposed semiconductor active regions 301 are made smaller than those (5L and 3L) of the first embodiment. As described hereinbefore with reference to Figure 6B, if the contact region 304 is defined with deviation with respect to the semiconductor active region 304 such as shown in Figure 8D, in the etching process for the contact formation the etching action will advance even to the insulating layer region 303 for the device separation region. If this occurs, an electric short circuit is produced between the contact region 304 and the underlying semiconductor substrate 402, causing disorder of contact resistance or short circuit between electric sources. The above-described disposition is therefore undesirable.
  • However, where a transistor is provided on an SOI substrate such as shown in Figure 8A, even if the etching action reaches the insulating layer 303 of the device separation region, because of the presence of a thick insulating layer region 801 underlying it, any defect of contact does not occur. Further, since juxtaposed semiconductor active regions 301 are completely separated from each other by means of the insulators 303 and 801, there is no necessity of taking into account the density condition or the like, below the device separation region 303 of the semiconductor substrate 402, as has been described with reference to the first embodiment. Therefore, the width for device separation can be made smaller.
  • For the reasons described above, in the cases of a transistor which is provided on an SOI substrate, the device separation width should desirably be made equal to 2L or more, and the spacing between juxtaposed contacts on the semiconductor active region should desirably be made equal to 3L or more.
  • While this embodiment has been described with reference to an example wherein an insulating layer region 801 is formed over the whole surface of a semiconductor substrate 402, the invention is not limited to this example. Similar advantages are attainable with a substrate having an insulating layer region 801 provided only in a portion below a semiconductor active region 301.
  • [Third Embodiment]
  • This embodiment is directed to an example of optimum disposition in a case where, in addition to the first embodiment described hereinbefore, a wiring region is defined on a contact region 304. Figure 9 is a plan view of the disposition, and Figure 10 is a sectional view taken along a line F - F' in Figure 9. Denoted at 901 are wiring regions formed on contact regions 304. As regards the wiring layer for the wiring region 901, materials such as aluminum, a mixture of aluminum and silicone, or copper, may be used mainly. However, other than these materials, metal materials such as cobalt, titanium, tungsten, tantalum, or molybdenum may be used.
  • Generally, if a wiring region formed on a contact is misaligned with respect to the contact due to an alignment error or a pattern size conversion difference in the semiconductor process, the wire metal may not cover the whole contact which may cause a decrease of effective contact size and thus an increase of contact resistance. Alternatively, a void may be produced in the contact, causing degradation of reliability. For these reasons, the wiring region to be formed on the contact should desirably be made larger than the size of the contact.
  • Here, if the size of the contact 304 is equal to the smallest size 1L, the size of the wiring region 901 on the contact may desirably be made equal to a width 2L and, additionally, the design positions of the wiring region and the contact may desirably be disposed with deviation by about 0.5L from the pitch of the smallest reference unit L. Then, while the rule of the rough pattern can be satisfied, a registration margin of 0.5L for the smallest size can be assured, taking into account the deviation with respect to the contact.
  • Also, the spacing between juxtaposed wiring regions 901 should desirably be made equal to 2L or more, for prevention of short circuit between wires.
  • In the embodiment described above, a fine line pattern may be formed by dual-beam interference exposure of a Levenson pattern. However, in place of it, a fine line pattern may be formed in accordance with the probe drawing process using AFT, STM, electron beam, laser beam or proximity field light. In that occasion, the probe drawing may be done only to that portion of the Levenson pattern where the resist exposure threshold is not reached only by exposure of a rough mask pattern, while using the light quantity corresponding to the Levenson pattern exposure amount in that portion. Thus, the time for drawing can be reduced largely. Namely, in the case of Figure 1B, for example, a desired Levenson double exposure region 105 in Figure 1B may be exposed with an exposure amount 2. Also, in the case of Figure 2C, only the portions 203 of the Levenson pattern which are to be superposed with the pattern region 201 of the rough mask pattern (Figure 2C) having a transmission factor 1 and on which a desired pattern is to be produced, may be drawn with a light quantity corresponding to the transmission factor 1. As regards the fine line pattern, not only a periodic pattern such as a Levenson pattern but also a non-periodic pattern where fine line patterns are not arrayed at a regular pitch, may be used.
  • In the embodiments described above, the positional relation of the contact region 304 among different regions 301, 302 and 308 has been referred to. In the semiconductor process, there may be cases where, as shown in Figure 11, plural contact regions 304 are defined in one and the same region. In the example of Figure 11, there are two contact regions 304 formed in a single wiring region 308 with a spacing 1L, and also there are six contact regions 304 in a single semiconductor active region 301, partially with a spacing 1L.
  • As regards contact regions 304 to be formed on different regions, as in the embodiments described hereinbefore, when the reference unit is L, preferably the contact regions 304 may be disposed with a spacing S which satisfies a relation S ≧ (2n-1)L where n is an integer not less than 2. If, on the other hand, plural contact regions 304 are to be formed on one and the same region, the contact regions 304 may desirably be disposed with a spacing corresponding to the minimum unit 1L. This is because of the advantages that the resistance of the contact portion, comprising plural contact regions 304, is made lower and that, even if one contact region 304 does not open due to any failure in process, another contact region or regions 304 assure electric transmission, which leads to an increase of the yield. Since in this case each of the plural contact regions 304 are expected to have the same function, there is no necessity of separating these contact regions with each other, with a spacing more than (2n-1)L. They may be disposed with a spacing of minimum unit 1L or more.
  • [Fourth Embodiment]
  • Next, an embodiment of a semiconductor device manufacturing method which is based on the exposure method described above, will be explained.
  • Figure 12 is a flow chart of procedure for manufacture of microdevices such as semiconductor chips (e.g. ICs or LSIs), liquid crystal panels, CCDs, thin film magnetic heads or micro-machines, for example.
  • Step 1 is a design process for designing a circuit of a semiconductor device. Step 2 is a process for making a mask on the basis of the circuit pattern design. Step 3 is a process for preparing a wafer by using a material such as silicon. Step 4 is a wafer process (called a pre-process) wherein, by using the so prepared mask and wafer, circuits are practically formed on the wafer through lithography. Step 5 subsequent to this is an assembling step (called a post-process) wherein the wafer having been processed by step 4 is formed into semiconductor chips. This step includes an assembling (dicing and bonding) process and a packaging (chip sealing) process. Step 6 is an inspection step wherein operation check, durability check and so on for the semiconductor devices provided by step 5, are carried out. With these processes, semiconductor devices are completed and they are shipped (step 7).
  • Figure 13 is a flow chart showing details of the wafer process.
  • Step 11 is an oxidation process for oxidizing the surface of a wafer. Step 12 is a CVD process for forming an insulating film on the wafer surface. Step 13 is an electrode forming process for forming electrodes upon the wafer by vapor deposition. Step 14 is an ion implanting process for implanting ions to the wafer. Step 15 is a resist process for applying a resist (photosensitive material) to the wafer. Step 16 is an exposure process for printing, by exposure, the circuit pattern of the mask on the wafer through the exposure apparatus described above. Step 17 is a developing process for developing the exposed wafer. Step 18 is an etching process for removing portions other than the developed resist image. Step 19 is a resist separation process for separating the resist material remaining on the wafer after being subjected to the etching process. By repeating these processes, circuit patterns are superposedly formed on the wafer.
  • With these processes, high density microdevices can be manufactured, with a lower cost.
  • In accordance with the embodiments of the present invention as has been described above, a device having a stable characteristic and a high integration density can be manufactured.
  • While the invention has been described with reference to the structures disclosed herein, it is not confined to the details set forth and this application is intended to cover such modifications or changes as may come within the purposes of the improvements or the scope of the following claims.

Claims (31)

  1. A device, comprising:
    a substrate; and
    a pattern structure formed on the substrate in accordance with plural processes including a multiple exposure process having (i) a step for photoprinting a fine stripe pattern on the substrate and (ii) a step for photoprinting a predetermined mask pattern on the substrate, such that the fine stripe pattern and the mask pattern are printed superposedly;
       wherein, in the pattern structure, a particular structural portion of the device is disposed in a portion where the fine stripe pattern and the mask pattern are printed superposedly.
  2. A device according to Claim 1, wherein the step for photoprinting the fine stripe pattern includes a superposed printing process for printing a first fine stripe pattern and printing a second fine stripe pattern substantially orthogonal to the first fine stripe pattern, and wherein the particular structural portion of the device is disposed in a portion where the first and second fine stripe patterns and the mask pattern are printed superposedly.
  3. A device according to Claim 2, wherein, when the fine stripe pattern has a pitch 2L, a plurality of particular structural portions of the device are disposed with a spacing approximately equal to (2n-1)L where n is an integer not less than 2.
  4. A device according to Claim 3, wherein the or each particular structural portion comprises a contact region.
  5. A device, comprising:
    a substrate; and
    a pattern structure formed on the substrate in accordance with plural processes including a multiple exposure process having (i) a step for photoprinting a fine stripe pattern on the substrate and (ii) a step for photoprinting a predetermined mask pattern on the substrate, such that the fine stripe pattern and the mask pattern are printed superposedly;
       wherein the pattern structure includes a semiconductor active region and plural gate regions formed on the semiconductor active region, and wherein, when the fine stripe pattern has a pitch 2L, the gate regions have a pitch being substantially equal to a product of 2L as multiplied by an integer.
  6. A device, comprising:
    a substrate; and
    a pattern structure formed on the substrate in accordance with plural processes including a multiple exposure process having (i) a step for photoprinting a fine stripe pattern on the substrate and (ii) a step for photoprinting a predetermined mask pattern on the substrate, such that the fine stripe pattern and the mask pattern are printed superposedly;
       wherein the pattern structure includes semiconductor active regions and contact regions formed on the semiconductor active regions, and wherein, when the fine stripe pattern has a pitch 2L, those contact regions which are formed on different semiconductor active regions have a spacing being substantially equal to (2n-1)L where n is an integer not less than 3.
  7. A device according to Claim 6, wherein each contact region has a rectangular shape having a side of a length of about 1L, wherein the step for photoprinting the fine stripe pattern includes a superposed printing process for printing a first fine stripe pattern and printing a second fine stripe pattern substantially orthogonal to the first fine stripe pattern, and wherein each contact region is disposed in a portion where the first and second fine stripe patterns and the mask pattern are printed superposedly.
  8. A device, comprising:
    a substrate; and
    a pattern structure formed on the substrate in accordance with plural processes including a multiple exposure process having (i) a step for photoprinting a fine stripe pattern on the substrate and (ii) a step for photoprinting a predetermined mask pattern on the substrate, such that the fine stripe pattern and the mask pattern are printed superposedly;
       wherein the pattern structure includes gate wiring regions and contact regions formed on the gate wiring regions, and wherein, when the fine stripe pattern has a pitch 2L, the contact regions have a spacing being substantially equal to (2n-1)L where n is an integer not less than 2.
  9. A device according to Claim 8, wherein each contact region has a rectangular shape having a side of a length of about 1L, wherein the step for photoprinting the fine stripe pattern includes a superposed printing process for printing a first fine stripe pattern and printing a second fine stripe pattern substantially orthogonal to the first fine stripe pattern, and wherein each contact region is disposed in a portion where the first and second fine stripe patterns and the mask pattern are printed superposedly.
  10. A device, comprising:
    a substrate; and
    a pattern structure formed on the substrate in accordance with plural processes including a multiple exposure process having (i) a step for photoprinting a fine stripe pattern on the substrate and (ii) a step for photoprinting a predetermined mask pattern on the substrate, such that the fine stripe pattern and the mask pattern are printed superposedly;
       wherein the pattern structure includes a gate wiring region, a first contact region formed on the gate wiring region, a semiconductor active region, and a second contact region formed on the semiconductor active region, and wherein, when the fine stripe pattern has a pitch 2L, the first and second contact regions have a spacing being substantially equal to (2n-1)L where n is an integer not less than 2.
  11. A device according to Claim 10, wherein each contact region has a rectangular shape having a side of a length of about 1L, wherein the step for photoprinting the fine stripe pattern includes a superposed printing process for printing a first fine stripe pattern and printing a second fine stripe pattern substantially orthogonal to the first fine stripe pattern, and wherein each contact region is disposed in a portion where the first and second fine stripe patterns and the mask pattern are printed superposedly.
  12. A device, comprising:
    an SOI substrate; and
    a pattern structure formed on the substrate in accordance with plural processes including a multiple exposure process having (i) a step for photoprinting a fine stripe pattern on the substrate and (ii) a step for photoprinting a predetermined mask pattern on the substrate, such that the fine stripe pattern and the mask pattern are printed superposedly;
       wherein the pattern structure includes semiconductor active regions and contact regions formed on the semiconductor active regions, and wherein, when the fine stripe pattern has a pitch 2L, those contact regions which are formed on different semiconductor active regions have a spacing being substantially equal to (2n-1)L where n is an integer not less than 2.
  13. A device according to Claim 12, wherein each contact region has a rectangular shape having a side of a length of about 1L, wherein the step for photoprinting the fine stripe pattern includes a superposed printing process for printing a first fine stripe pattern and printing a second fine stripe pattern substantially orthogonal to the first fine stripe pattern, and wherein each contact region is disposed in a portion where the first and second fine stripe patterns and the mask pattern are printed superposedly.
  14. A device, comprising:
    a substrate; and
    a pattern structure formed on the substrate in accordance with plural processes including a multiple exposure process having (i) a step for photoprinting a fine stripe pattern on the substrate and (ii) a step for photoprinting a predetermined mask pattern on the substrate, such that the fine stripe pattern and the mask pattern are printed superposedly;
       wherein the pattern structure includes a gate wiring region and a contact region formed on the gate wiring region, and wherein, when the fine stripe pattern has a pitch 2L, an outside periphery of the gate wiring region is disposed with a deviation of about 0.5L outwardly from an outside periphery of the contact region.
  15. A device according to Claim 15, wherein the contact region has a rectangular shape having a side of a length of about 1L, wherein the step for photoprinting the fine stripe pattern includes a superposed printing process for printing a first fine stripe pattern and printing a second fine stripe pattern substantially orthogonal to the first fine stripe pattern, and wherein the contact region is disposed in a portion where the first and second fine stripe patterns and the mask pattern are printed superposedly.
  16. A device, comprising:
    a substrate; and
    a pattern structure formed on the substrate in accordance with plural processes including a multiple exposure process having (i) a step for photoprinting a fine stripe pattern on the substrate and (ii) a step for photoprinting a predetermined mask pattern on the substrate, such that the fine stripe pattern and the mask pattern are printed superposedly;
       wherein the pattern structure includes a contact region and a wiring region formed on the contact region, and wherein, when the fine stripe pattern has a pitch 2L, an outside periphery of the wiring region is disposed with a deviation of about 0.5L outwardly from an outside periphery of the contact region.
  17. A device according to Claim 16, wherein the contact region has a rectangular shape having a side of a length of about 1L, wherein the step for photoprinting the fine stripe pattern includes a superposed printing process for printing a first fine stripe pattern and printing a second fine stripe pattern substantially orthogonal to the first fine stripe pattern, and wherein the contact region is disposed in a portion where the first and second fine stripe patterns and the mask pattern are printed superposedly.
  18. A device, comprising:
    a substrate; and
    a pattern structure formed on the substrate in accordance with plural processes including a multiple exposure process having (i) a step for photoprinting a fine stripe pattern on the substrate and (ii) a step for photoprinting a predetermined mask pattern on the substrate, such that the fine stripe pattern and the mask pattern are printed superposedly;
       wherein the pattern structure includes a plurality of gate wiring regions, and wherein, when the fine stripe pattern has a pitch 2L, the gate wiring regions have a spacing being substantially equal to a product of 2L as multiplied by an integer.
  19. A device, comprising:
    a substrate; and
    a pattern structure formed on the substrate in accordance with plural processes including a multiple exposure process having (i) a step for photoprinting a fine stripe pattern on the substrate and (ii) a step for photoprinting a predetermined mask pattern on the substrate, such that the fine stripe pattern and the mask pattern are printed superposedly;
       wherein the pattern structure includes a plurality of wiring regions on a contact, and wherein, when the fine stripe pattern has a pitch 2L, the wiring regions have a spacing being substantially equal to a product of 2L as multiplied by an integer.
  20. A device manufacturing method, comprising:
    a multiple exposure process for a substrate, for forming a device pattern structure on the substrate on the basis of a pattern printed on the substrate, wherein said multiple exposure process includes (i) a step for photoprinting a fine stripe pattern on the substrate and (ii) a step for photoprinting a predetermined mask pattern on the substrate, such that the fine stripe pattern and the mask pattern are printed superposedly;
    disposing a particular structural portion of the device in a portion where the fine stripe pattern and the mask pattern are printed superposedly.
  21. A method according to Claim 20, wherein the step for photoprinting the fine stripe pattern includes a superposed printing process for printing a first fine stripe pattern and printing a second fine stripe pattern substantially orthogonal to the first fine stripe pattern, and wherein the particular structural portion of the device is disposed in a portion where the first and second fine stripe patterns and the mask pattern are printed superposedly.
  22. A method according to Claim 21, wherein, when the fine stripe pattern has a pitch 2L, a plurality of particular structural portions of the device have a spacing being substantially equal to (2n-1)L where n is an integer not less than 2.
  23. A method according to Claim 22, wherein the or each particular structural portion comprises a contact region.
  24. A method according to Claim 20, wherein the fine stripe pattern comprises a Levenson pattern.
  25. A method according to Claim 20, wherein the fine stripe pattern is formed in accordance with a dual-beam interference exposure method.
  26. A method according to Claim 20, wherein, when the fine stripe pattern has a pitch 2L, the width of the mask pattern and the pattern spacing of the same are substantially equal to nL where n is an integer not less than 2.
  27. An exposure method, comprising the steps of:
    photoprinting a first fine stripe pattern on a photosensitive substrate;
    photoprinting, on the substrate, a second fine stripe pattern being substantially orthogonal to the first fine stripe pattern, wherein a combined exposure amount in the photoprinting steps for the first and second stripe patterns is lower than an exposure threshold of the substrate; and
    photoprinting a predetermined mask pattern on the substrate;
    wherein the fine stripe pattern and the mask pattern are printed superposedly; and
    wherein the mask pattern includes (i) a region where an exposure amount not lower than the exposure threshold can be applied only with the mask pattern, (ii) a region where an exposure amount greater than the exposure threshold can be applied on the basis of a combined exposure amount with the mask pattern and the first and second stripe patterns, and (iii) a region where an exposure amount greater than the exposure threshold can not be applied even with the combined exposure amount with the mask pattern and the first and second stripe patterns.
  28. A device, comprising:
    a substrate; and
    a pattern structure formed on the substrate in accordance with at least an exposure process including the steps of (i) photoprinting a first fine stripe pattern on a photosensitive substrate, (ii) photoprinting, on the substrate, a second fine stripe pattern being substantially orthogonal to the first fine stripe pattern, wherein a combined exposure amount in the photoprinting steps for the first and second stripe patterns is lower than an exposure threshold of the substrate, and (iii) photoprinting a predetermined mask pattern on the substrate, wherein the fine stripe pattern and the mask pattern are printed superposedly;
       wherein the mask pattern includes (a) a region where an exposure amount not lower than the exposure threshold can be applied only with the mask pattern, (b) a region where an exposure amount greater than the exposure threshold can be applied on the basis of a combined exposure amount with the mask pattern and the first and second stripe patterns, and (c) a region where an exposure amount greater than the exposure threshold can not be applied even with the combined exposure amount with the mask pattern and the first and second stripe patterns.
  29. An exposure method for applying a pattern to a photosensitive substrate, comprising:
    a first exposure step wherein a region of the substrate is expose to a first fine stripe pattern of parallel light and dark stripes; and
    a second exposure step wherein the said region of the substrate is exposed to a mask pattern;
       wherein the said region includes first areas wherein the exposure threshold of the substrate is exceeded by the second exposure step alone, second areas wherein the cumulative exposure of the first and second exposure steps exceeds the exposure threshold of the substrate, and third areas wherein the cumulative exposure of the first and second exposure steps is less than the exposure threshold of the substrate.
  30. An exposure method for applying a pattern to a photosensitive substrate, comprising:
    a first exposure step wherein a region of the substrate is exposed to a first fine stripe pattern of parallel light and dark stripes;
    a second exposure step wherein the said region of the substrate is exposed to a second fine stripe pattern whose stripes are aligned substantially orthogonally to those of the first fine stripe pattern, and wherein the combined exposure amount of superimposed light stripes of the first and second fine stripe patterns is lower than an exposure threshold of the substrate; and
    a third exposure step wherein the said region of the substrate is exposed to a predetermined mask pattern; and
    the said region includes first areas wherein the exposure threshold of the substrate is exceeded by the third exposure step alone, second areas wherein the cumulative exposure of the first second and third exposure steps exceeds the exposure threshold of the substrate, and third areas wherein the cumulative exposure of the first second and third exposure steps is less than the exposure threshold of the substrate.
  31. A semiconductor device manufacturing method comprising the steps of:
    applying a pattern to a substrate by means of an exposure method according to claim 29 or claim 30; and
    manufacturing a semiconductor device from the exposed substrate.
EP99306869A 1998-08-28 1999-08-27 Microdevice and structural components of the same Expired - Lifetime EP0982769B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP25765198 1998-08-28
JP25765198A JP3363799B2 (en) 1998-08-28 1998-08-28 Method of arranging structural part of device and device

Publications (3)

Publication Number Publication Date
EP0982769A2 true EP0982769A2 (en) 2000-03-01
EP0982769A3 EP0982769A3 (en) 2000-05-24
EP0982769B1 EP0982769B1 (en) 2004-10-20

Family

ID=17309217

Family Applications (1)

Application Number Title Priority Date Filing Date
EP99306869A Expired - Lifetime EP0982769B1 (en) 1998-08-28 1999-08-27 Microdevice and structural components of the same

Country Status (6)

Country Link
US (1) US6636294B2 (en)
EP (1) EP0982769B1 (en)
JP (1) JP3363799B2 (en)
KR (1) KR100306446B1 (en)
DE (1) DE69921254T2 (en)
TW (1) TW511168B (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2822969A1 (en) * 2001-04-03 2002-10-04 St Microelectronics Sa Integrated circuit improved isolation lithography having first mask central hole/peripheral holes light dosage applied and second mask single central hole light raising total dosage above critical.
NL1030986C2 (en) * 2005-01-26 2006-08-22 Taiwan Semiconductor Mfg Pattern producing method for use in fabrication of microelectronic integrated circuitry, involves creating set of lines on photosensitive layers, using standing wave interference pattern

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100393969B1 (en) * 2000-12-29 2003-08-06 주식회사 하이닉스반도체 method for forming contact hole of semiconductor device
JP2003297718A (en) * 2002-03-29 2003-10-17 Seiko Epson Corp Fine hole forming method, semiconductor device manufacturing method, semiconductor device, display, and electronic apparatus
CN100449404C (en) * 2003-01-30 2009-01-07 奇美电子股份有限公司 Exposure unit and method for fabricating color light filter thereof
US7256873B2 (en) * 2004-01-28 2007-08-14 Asml Netherlands B.V. Enhanced lithographic resolution through double exposure
US7897058B2 (en) * 2006-02-13 2011-03-01 Asml Netherlands B.V. Device manufacturing method and computer program product
JP5048273B2 (en) * 2006-05-10 2012-10-17 オンセミコンダクター・トレーディング・リミテッド Insulated gate semiconductor device
DE102007015499A1 (en) * 2007-03-30 2008-10-02 Advanced Micro Devices, Inc., Sunnyvale Increased efficiency for lithography of vias and contacts using a double exposure based on line-like features
US8582079B2 (en) * 2007-08-14 2013-11-12 Applied Materials, Inc. Using phase difference of interference lithography for resolution enhancement
US20100002210A1 (en) * 2007-08-31 2010-01-07 Applied Materials, Inc. Integrated interference-assisted lithography
US20090111056A1 (en) * 2007-08-31 2009-04-30 Applied Materials, Inc. Resolution enhancement techniques combining four beam interference-assisted lithography with other photolithography techniques
US20090117491A1 (en) * 2007-08-31 2009-05-07 Applied Materials, Inc. Resolution enhancement techniques combining interference-assisted lithography with other photolithography techniques
KR20120081657A (en) * 2010-12-15 2012-07-20 삼성전자주식회사 Test mask set and mask set
JP2013145863A (en) 2011-11-29 2013-07-25 Gigaphoton Inc Two-beam interference apparatus and two-beam interference exposure system
US9018108B2 (en) 2013-01-25 2015-04-28 Applied Materials, Inc. Low shrinkage dielectric films
JP2016071135A (en) * 2014-09-30 2016-05-09 株式会社Screenホールディングス Drawing method
US9927698B2 (en) 2016-08-11 2018-03-27 Globalfoundries Inc. Dual exposure patterning of a photomask to print a contact, a via or curvilinear shape on an integrated circuit
CN109581817B (en) * 2017-09-29 2021-07-06 联华电子股份有限公司 Method for forming semiconductor device

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE19715730A1 (en) * 1996-09-11 1998-03-12 Mitsubishi Electric Corp Semiconductor component, e.g. integrated circuit, on semiconductor substrate manufacture
EP0915384A2 (en) * 1997-11-06 1999-05-12 Canon Kabushiki Kaisha Dual exposure method and device manufacturing method using the same

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4734345A (en) * 1982-10-07 1988-03-29 Matsushita Electric Industrial Co., Ltd. Semiconductor IC and method of making the same
US4786166A (en) * 1987-06-01 1988-11-22 Hewlett-Packard Company Determination of focal plane for a scanning projection aligner
JPH07226362A (en) * 1994-02-10 1995-08-22 Ricoh Co Ltd Method of forming photoresist pattern
US5465859A (en) * 1994-04-28 1995-11-14 International Business Machines Corporation Dual phase and hybrid phase shifting mask fabrication using a surface etch monitoring technique
US5914202A (en) * 1996-06-10 1999-06-22 Sharp Microeletronics Technology, Inc. Method for forming a multi-level reticle
JPH10170198A (en) * 1996-12-10 1998-06-26 Yokogawa Denshi Kiki Kk Ignition device

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE19715730A1 (en) * 1996-09-11 1998-03-12 Mitsubishi Electric Corp Semiconductor component, e.g. integrated circuit, on semiconductor substrate manufacture
EP0915384A2 (en) * 1997-11-06 1999-05-12 Canon Kabushiki Kaisha Dual exposure method and device manufacturing method using the same

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
ZAIDI S H ET AL: "MULTIPLE-EXPOSURE INTERFEROMETRIC LITHOGRAPHY" JOURNAL OF VACUUM SCIENCE AND TECHNOLOGY: PART B,US,AMERICAN INSTITUTE OF PHYSICS. NEW YORK, vol. 11, no. 3, 1 May 1993 (1993-05-01), pages 658-666, XP000383161 ISSN: 0734-211X *

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2822969A1 (en) * 2001-04-03 2002-10-04 St Microelectronics Sa Integrated circuit improved isolation lithography having first mask central hole/peripheral holes light dosage applied and second mask single central hole light raising total dosage above critical.
EP1248155A1 (en) * 2001-04-03 2002-10-09 STMicroelectronics S.A. Method of illuminating a material layer
NL1030986C2 (en) * 2005-01-26 2006-08-22 Taiwan Semiconductor Mfg Pattern producing method for use in fabrication of microelectronic integrated circuitry, involves creating set of lines on photosensitive layers, using standing wave interference pattern

Also Published As

Publication number Publication date
JP2000077319A (en) 2000-03-14
DE69921254T2 (en) 2005-10-20
EP0982769A3 (en) 2000-05-24
TW511168B (en) 2002-11-21
EP0982769B1 (en) 2004-10-20
KR100306446B1 (en) 2001-11-01
KR20000047473A (en) 2000-07-25
JP3363799B2 (en) 2003-01-08
DE69921254D1 (en) 2004-11-25
US6636294B2 (en) 2003-10-21
US20020145712A1 (en) 2002-10-10

Similar Documents

Publication Publication Date Title
US6636294B2 (en) Microdevice and structural components of the same
KR100831445B1 (en) Fabrication method of semiconductor integrated circuit device
JP3983960B2 (en) Manufacturing method of semiconductor integrated circuit device and semiconductor integrated circuit device
JP4145003B2 (en) Manufacturing method of semiconductor integrated circuit device
KR100738289B1 (en) Manufacturing method of semiconductor integrated circuit devices
US6828085B2 (en) Exposure method and device manufacturing method using the same
US6576377B2 (en) Photo mask pattern designing method, resist pattern fabricating method and semiconductor device manufacturing method
US20010005619A1 (en) Method of forming photomask and method of manufacturing semiconductor device
US6647087B2 (en) Exposure method
US6272202B1 (en) Exposure method and X-ray mask structure for use with the same
US6324250B1 (en) Exposure method
US6620556B2 (en) Mask for multiple exposure
US20080050680A1 (en) Lithography systems and methods
US5512500A (en) Method of fabricating semiconductor device
US7297468B2 (en) Method for forming a structure element on a wafer by means of a mask and a trimming mask assigned hereto
US6645707B2 (en) Device manufacturing method
US6514874B1 (en) Method of using controlled resist footing on silicon nitride substrate for smaller spacing of integrated circuit device features
US20020177085A1 (en) Self-aligned photolithographic process for forming silicon-on-insulator devices
US7461472B2 (en) Half-tone phase shift mask and patterning method using thereof
CN117461111A (en) Dry-wet double-layer resist
JPH10340837A (en) Forming method of mask pattern data and manufacture of solid state element

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

AK Designated contracting states

Kind code of ref document: A2

Designated state(s): DE FR GB IT NL

AX Request for extension of the european patent

Free format text: AL;LT;LV;MK;RO;SI

PUAL Search report despatched

Free format text: ORIGINAL CODE: 0009013

AK Designated contracting states

Kind code of ref document: A3

Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LI LU MC NL PT SE

AX Request for extension of the european patent

Free format text: AL;LT;LV;MK;RO;SI

RIC1 Information provided on ipc code assigned before grant

Free format text: 7G 03F 7/20 A

17P Request for examination filed

Effective date: 20001009

AKX Designation fees paid

Free format text: DE FR GB IT NL

17Q First examination report despatched

Effective date: 20010219

GRAP Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOSNIGR1

GRAS Grant fee paid

Free format text: ORIGINAL CODE: EPIDOSNIGR3

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): DE FR GB IT NL

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: IT

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRE;WARNING: LAPSES OF ITALIAN PATENTS WITH EFFECTIVE DATE BEFORE 2007 MAY HAVE OCCURRED AT ANY TIME BEFORE 2007. THE CORRECT EFFECTIVE DATE MAY BE DIFFERENT FROM THE ONE RECORDED.SCRIBED TIME-LIMIT

Effective date: 20041020

Ref country code: FR

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20041020

REG Reference to a national code

Ref country code: GB

Ref legal event code: FG4D

REF Corresponds to:

Ref document number: 69921254

Country of ref document: DE

Date of ref document: 20041125

Kind code of ref document: P

PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

26N No opposition filed

Effective date: 20050721

EN Fr: translation not filed
PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: NL

Payment date: 20140708

Year of fee payment: 16

Ref country code: DE

Payment date: 20140831

Year of fee payment: 16

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: GB

Payment date: 20140822

Year of fee payment: 16

REG Reference to a national code

Ref country code: DE

Ref legal event code: R119

Ref document number: 69921254

Country of ref document: DE

GBPC Gb: european patent ceased through non-payment of renewal fee

Effective date: 20150827

REG Reference to a national code

Ref country code: NL

Ref legal event code: MM

Effective date: 20150901

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: NL

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20150901

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: GB

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20150827

Ref country code: DE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20160301