EP0906701A1 - Color decoding - Google Patents

Color decoding

Info

Publication number
EP0906701A1
EP0906701A1 EP98904328A EP98904328A EP0906701A1 EP 0906701 A1 EP0906701 A1 EP 0906701A1 EP 98904328 A EP98904328 A EP 98904328A EP 98904328 A EP98904328 A EP 98904328A EP 0906701 A1 EP0906701 A1 EP 0906701A1
Authority
EP
European Patent Office
Prior art keywords
signals
analog
digital
signal
rom
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
EP98904328A
Other languages
German (de)
French (fr)
Other versions
EP0906701B1 (en
Inventor
Roy Wilhelmus Bernardus Wissing
Johannes Petrus Maria Van Lammeren
Marcellinus Johannes Maria Pelgrom
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Koninklijke Philips NV
Original Assignee
Koninklijke Philips Electronics NV
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Koninklijke Philips Electronics NV filed Critical Koninklijke Philips Electronics NV
Priority to EP98904328A priority Critical patent/EP0906701B1/en
Publication of EP0906701A1 publication Critical patent/EP0906701A1/en
Application granted granted Critical
Publication of EP0906701B1 publication Critical patent/EP0906701B1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N9/00Details of colour television systems
    • H04N9/64Circuits for processing colour signals
    • H04N9/66Circuits for processing colour signals for synchronous demodulators
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N11/00Colour television systems
    • H04N11/06Transmission systems characterised by the manner in which the individual colour picture signal components are combined
    • H04N11/12Transmission systems characterised by the manner in which the individual colour picture signal components are combined using simultaneous signals only
    • H04N11/14Transmission systems characterised by the manner in which the individual colour picture signal components are combined using simultaneous signals only in which one signal, modulated in phase and amplitude, conveys colour information and a second signal conveys brightness information, e.g. NTSC-system
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N11/00Colour television systems
    • H04N11/06Transmission systems characterised by the manner in which the individual colour picture signal components are combined
    • H04N11/12Transmission systems characterised by the manner in which the individual colour picture signal components are combined using simultaneous signals only
    • H04N11/14Transmission systems characterised by the manner in which the individual colour picture signal components are combined using simultaneous signals only in which one signal, modulated in phase and amplitude, conveys colour information and a second signal conveys brightness information, e.g. NTSC-system
    • H04N11/16Transmission systems characterised by the manner in which the individual colour picture signal components are combined using simultaneous signals only in which one signal, modulated in phase and amplitude, conveys colour information and a second signal conveys brightness information, e.g. NTSC-system the chrominance signal alternating in phase, e.g. PAL-system
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N9/00Details of colour television systems
    • H04N9/44Colour synchronisation
    • H04N9/45Generation or recovery of colour sub-carriers

Definitions

  • the invention relates to a method and device for color decoding, and to a television signal display apparatus (TV set, PC having TV signal processing functions, etc.) comprising such a color decoding device.
  • PAL/NTSC multi-standard
  • PAL/NTSC multi-standard
  • VCXO voltage controlled crystal oscillator
  • FIG. 1 A simplified diagram of a prior art analog color decoder is given in Fig. 1.
  • the voltage controlled crystal oscillator VCXO regenerates sine and cosine versions of the color subcarrier, both with the correct phase.
  • the subcarrier signals are fed to analog multipliers, where they are multiplied with the chrominance signal.
  • the chroma quadrature components U and V are separated and demodulated.
  • the main disadvantage of this type of color decoder is that for each variant of the PAL/NTSC standards a different external crystal is necessary. Therefore a conventional multi-standard color decoder IC has to be equipped with several well-tunable external crystals, and thus with several additional IC pins.
  • the external crystal that is used in this system still has to be a well- tunable one. Tunable crystals are much more expensive than standard crystals, which are very badly tunable.
  • crystal oscillator (VCXO) in this system is locked to the incoming color burst, it can not at the same time be used as an asynchronous clock generator for other on-chip applications e.g. teletext decoding or A/D and D/A conversion.
  • the system contains an analog PLL that acts as a bandpass filter for the digitally generated subcarrier.
  • the performance of the VCO in this PLL completely determines the overall quality of the color decoder.
  • the required specifications for this VCO can only be achieved when using a well-characterized process (e.g. BiCMOS) and will be degraded by the presence of digital circuitry on the chip, that cause substrate noise.
  • BiCMOS well-characterized process
  • this color decoder is not fully 'future proof .
  • the automatic phase control (APC) loop still requires an external loop filter, which costs an extra IC pin.
  • a first aspect of the invention provides a method as defined in claim 1.
  • a second aspect of the invention provides a quadrature signal demodulator as defined in claim 6.
  • a third aspect of the invention provides a television signal display apparatus (TV set, PC having TV signal processing functions, etc.) comprising such a demodulator as a color decoding device.
  • Advantageous embodiments are defined in the dependent claims.
  • digital quadrature signals are generated for demodulating the analog chrominance signal to obtain analog demodulated color difference signals.
  • a digital phase error signal is furnished from at least one of the analog demodulated color difference signals.
  • the digital phase error signal is digitally filtered to obtain a phase control signal for the digital quadrature signals generation.
  • Fig. 1 shows a prior art color decoder
  • Fig. 2 shows an embodiment of a color decoder in accordance with the present invention
  • Fig. 3 shows an embodiment of a Sigma-Delta modulator for use in the embodiment of Fig. 2;
  • Fig. 4 shows an embodiment of a digital loop filter for use in the embodiment of Fig. 2;
  • Fig. 5 shows an embodiment of a television display apparatus comprising the color decoder of Fig. 2.
  • FIG. 1 A simplified diagram of a prior art analog color decoder is given in Fig. 1.
  • the voltage controlled crystal oscillator VCXO regenerates a sin and a cos version of the color subcarrier, both with the correct phase.
  • the subcarrier signals sin, cos are fed to analog multipliers MUL-U, MUL-V, where they are multiplied with a chrominance signal C.
  • the chroma quadrature components U and V are separated and demodulated.
  • a different external crystal XI , X2, X3, X4 is present.
  • Switches controlled by a TV standard indicating signal TVS connect the desired crystal to the oscillator VCXO.
  • a color burst part CB of the chrominance signal C and the cos signal from the oscillator VCXO are applied to a phase detector PD, whose output is coupled to the oscillator VCXO through a loop filter LF.
  • a preferred embodiment of the present invention is a multi-standard color decoder that tackles all the disadvantages mentioned above. It concerns a mixed-signal system that needs only one (external) asynchronous crystal clock to demodulate all the variants of the PAL/NTSC color system, without digitizing the analog chrominance signal. For example, the clock signal already present for TXT processing can be used. Moreover, the system needs no additional external components/IC-pins and does not contain any highly critical analog modules. The loop filter can be made inside an IC. The decoder can therefore be realised in both BiCMOS and mainstream CMOS processes and can also be easily combined with digital functionality.
  • a block diagram of a preferred embodiment of the invention is given in
  • Fig. 2 The heart of the system is formed by a digital phase accumulator DPA. It is used to generate the different subcarrier frequencies from a crystal-stable reference clock fs of e.g. 27 MHz.
  • the principle of the phase accumulator also called Discrete Time Oscillator (DTO), Direct Digital Synthesizer (DDS), or ratio-counter, is described in Murayama et al. , Single-Chip BICMOS Multistandard Video Processor, IEEE Transactions on Consumer Electronics, Vol. 42, No. 3, August 1996, pp. 739-749, and in C.P. Sandbank, Digital Television, Wiley 1990.
  • DTO Discrete Time Oscillator
  • DDS Direct Digital Synthesizer
  • ratio-counter ratio-counter
  • phase accumulator DPA As the phase accumulator DPA generates a digital sawtooth of the desired subcarrier frequency, it is followed by two ROM tables SIN ROM and COS ROM that contain sine wave and cosine wave amplitude data. In this way the sawtooth is converted into both a sine and cosine waveform of which the spurious components are sufficiently suppressed. Moreover an excellent phase stability between sine and cosine is obtained.
  • The-, digital subcarrier signals are multiplied with the analog chrominance signal C using two multiplying D/A converters MUL DAC U and MUL DAC V. These are D/A converters of which the reference input is controlled by an analog signal C instead of fixing it to a reference source.
  • a resistor string D/A converter with the resistance ladder controlled by a differential analog input or a current D/A converter with binary weighted current sources controlled by a differential analog input.
  • the analog output signals of the MUL DACs are the demodulated color difference signals U and V.
  • the digital subcarrier regenerator formed by the phase accumulator DPA and the ROM look up tables SIN ROM and COS ROM, is locked to the incoming color burst by placing it in a phase-locked loop (PLL).
  • PLL phase-locked loop
  • one of the MUL DACs acts as the phase detector for this PLL.
  • the MUL DAC generates an analog phase error that is digitized by a simple first order 1-bit Sigma-Delta modulator ⁇ mod operating at the system clock frequency fs of 27 MHz.
  • the Sigma-Delta modulator is well known as an example of an attractive 1-bit A/D converter; alternatives are conceivable.
  • the Sigma-Delta modulator is followed by a digital loop filter DLF that mainly operates at the TV line- frequency (ffl).
  • the digital filter DLF replaces the external loop filter of the analog color decoder and can also be easily combined with the decimation filter of the Sigma-Delta modulator.
  • the digital loop filter DLF contains a PAL averager that eliminates the PAL H/2 burst swing.
  • the digital output signal of the loop filter DLF is used to control the phase accumulator DPA, so it can remain in-lock with the color burst.
  • the output signal of the loop filter DLF forms a small offset ⁇ K on the nominal input word Knom of the phase accumulator DPA.
  • the nominal input word Knom is preset via the I2C bus and is determined by the color TV standard TVS to be received.
  • Fig. 2 shows the following advantages. Instead of four tunable external crystals, an asynchronous crystal-stable system clock is used. The chrominance signal path remains analog. Instead of an external loop filter, an integratable digital loop filter is used. Highly critical analog components are avoided. Compared to the Murayama circuit having an analog PLL to adjust the clock frequency while the phase control signal K applied to the digital phase accumulator DPA is fixed, the preferred embodiment of the present invention features a digital PLL of which the phase control signal K is adjusted while the clock frequency is fixed so that, for example, the TXT clock can be used.
  • Fig. 3 shows an embodiment of a Sigma-Delta modulator for use in the color decoder of Fig. 2.
  • the analog signal from the MUL DAC V of Fig. 2 is applied to a . first input of a subtracter 31 , whose output is connected to a cascade connection of an integrator 33, a comparator 35, and a D flipflop 37 to obtain an output bitstream as the result of the 1-bit Sigma-Delta modulation.
  • the output bitstream is applied to a second input of the subtracter 31 through a 1-bit D/A convertor 39, which may be formed by a switched current source.
  • the integrator 33, the comparator 35, and the D flipflop 37 together perform a pulse-density modulation and a noise shaping function.
  • the used Sigma-Delta modulator for digitizing the phase error has the following advantages.
  • Fig. 4 shows an embodiment of a digital loop filter DLF for use in the color decoder of Fig. 2.
  • the bitstream supplied by the Sigma-Delta modulator of Fig. 3 is applied to an up/down counter 41 which is enabled by a burst gate signal and clocked by the high-frequency system clock, and which acts as decimation filter and as integrator of the PLL loop filter.
  • the output of the counter is applied to a decimating D flipflop 43 clocked by a line frequency signal fH for providing a digitized and integrated phase error.
  • the output of the D flipflop 43 is applied to a differentiator which comprises a multiplier 45, a D flipflop 47, and an adder 49 which adds the output of the D flipflop 47 to the output of the D flipflop 43.
  • the output of the adder 49 is applied to a frequency range limiter 51.
  • An output of the frequency range limiter 51 is applied to an averager which comprises a D flipflop 53, and an adder 55 which adds the output of the D flipflop 53 to the output of the frequency range limiter 51.
  • the output of the adder 55 supplies the offset ⁇ K referred to with reference to Fig. 2.
  • An adder 57 also shown in Fig. 2, adds this offset ⁇ K to the nominal value K which is determined by the TV standard.
  • An output of the adder 57 is applied to a D flipflop 59 which furnishes the phase control signal K for the digital phase accumulator DPA of Fig. 2.
  • Fig. 5 shows an embodiment of a television display apparatus comprising the color decoder of Fig. 2.
  • a television signal is received by an antenna A and applied to a tuner TUN which are carries out HF and IF demodulation functions to furnish a baseband video signal to a Y/C separator Y/C sep.
  • the Y/C separator supplies a luminance signal Y to a luminance processor Y proc for carrying out functions like sharpness improvement etc.
  • the separator supplies a chrominance signal C to the color decoder of Fig. 2 to obtain demodulated U and V signals.
  • a matrix circuit MX converts the Y, U and V signals into R, G, and B color signals which are displayed on a display device D.

Abstract

In a method of demodulating an analog chrominance signal (C), digital quadrature signals are generated (DPA, SIN ROM, COS ROM) for demodulating (MUL DAC U, MUL DAC V) the analog chrominance signal (C) to obtain analog demodulated color difference signals (U, V). A digital phase error signal is furnished (ΣΔ mod) from at least one (V) of the analog demodulated color difference signals (U, V). The digital phase error signal is digitally filtered (DLF) to obtain a phase control signal (K) for the digital quadrature signals generation (DPA, SIN ROM, COS ROM).

Description

Color decoding.
The invention relates to a method and device for color decoding, and to a television signal display apparatus (TV set, PC having TV signal processing functions, etc.) comprising such a color decoding device.
Until now, multi-standard (PAL/NTSC) color decoding without digitizing the chrominance signal has mainly been done using an analog phase-locked loop, in which a voltage controlled crystal oscillator (VCXO) is locked to the color burst signal, see J. van Lammeren et al. , Multi-Standard Video Front End, IEEE Transactions on Consumer Electronics, Vol. 37, No. 3, August 1991, pp. 190-196. A simplified diagram of a prior art analog color decoder is given in Fig. 1. The voltage controlled crystal oscillator VCXO regenerates sine and cosine versions of the color subcarrier, both with the correct phase. The subcarrier signals are fed to analog multipliers, where they are multiplied with the chrominance signal. By these multiplications, the chroma quadrature components U and V are separated and demodulated. The main disadvantage of this type of color decoder is that for each variant of the PAL/NTSC standards a different external crystal is necessary. Therefore a conventional multi-standard color decoder IC has to be equipped with several well-tunable external crystals, and thus with several additional IC pins.
In Murayama et al. , Single-Chip BICMOS Multistandard Video Processor, IEEE Transactions on Consumer Electronics, Vol. 42, No. 3, August 1996, pp. 739-749, a color decoder is described that uses only one external crystal for decoding all variants of the PAL/NTSC standards. However, that system has some disadvantages:
The external crystal that is used in this system still has to be a well- tunable one. Tunable crystals are much more expensive than standard crystals, which are very badly tunable.
As the crystal oscillator (VCXO) in this system is locked to the incoming color burst, it can not at the same time be used as an asynchronous clock generator for other on-chip applications e.g. teletext decoding or A/D and D/A conversion.
The system contains an analog PLL that acts as a bandpass filter for the digitally generated subcarrier. The performance of the VCO in this PLL completely determines the overall quality of the color decoder. The required specifications for this VCO can only be achieved when using a well-characterized process (e.g. BiCMOS) and will be degraded by the presence of digital circuitry on the chip, that cause substrate noise. As there is a trend towards CMOS processes and more and more digital functionality, this color decoder is not fully 'future proof .
The automatic phase control (APC) loop still requires an external loop filter, which costs an extra IC pin.
It is, ter alia, an object of the invention to provide a better multistandard color decoding. To this end, a first aspect of the invention provides a method as defined in claim 1. A second aspect of the invention provides a quadrature signal demodulator as defined in claim 6. A third aspect of the invention provides a television signal display apparatus (TV set, PC having TV signal processing functions, etc.) comprising such a demodulator as a color decoding device. Advantageous embodiments are defined in the dependent claims.
In a method of demodulating an analog chrominance signal in accordance with a primary aspect of the present invention, digital quadrature signals are generated for demodulating the analog chrominance signal to obtain analog demodulated color difference signals. A digital phase error signal is furnished from at least one of the analog demodulated color difference signals. The digital phase error signal is digitally filtered to obtain a phase control signal for the digital quadrature signals generation.
These and other aspects of the invention will be apparent from and elucidated with reference to the embodiments described hereinafter.
In the drawings:
Fig. 1 shows a prior art color decoder; Fig. 2 shows an embodiment of a color decoder in accordance with the present invention;
Fig. 3 shows an embodiment of a Sigma-Delta modulator for use in the embodiment of Fig. 2;
Fig. 4 shows an embodiment of a digital loop filter for use in the embodiment of Fig. 2; and
Fig. 5 shows an embodiment of a television display apparatus comprising the color decoder of Fig. 2.
A simplified diagram of a prior art analog color decoder is given in Fig. 1. The voltage controlled crystal oscillator VCXO regenerates a sin and a cos version of the color subcarrier, both with the correct phase. The subcarrier signals sin, cos are fed to analog multipliers MUL-U, MUL-V, where they are multiplied with a chrominance signal C. By these multiplications, the chroma quadrature components U and V are separated and demodulated. For each variant of the PAL/NTSC standards a different external crystal XI , X2, X3, X4 is present. Switches controlled by a TV standard indicating signal TVS connect the desired crystal to the oscillator VCXO. A color burst part CB of the chrominance signal C and the cos signal from the oscillator VCXO are applied to a phase detector PD, whose output is coupled to the oscillator VCXO through a loop filter LF.
A preferred embodiment of the present invention is a multi-standard color decoder that tackles all the disadvantages mentioned above. It concerns a mixed-signal system that needs only one (external) asynchronous crystal clock to demodulate all the variants of the PAL/NTSC color system, without digitizing the analog chrominance signal. For example, the clock signal already present for TXT processing can be used. Moreover, the system needs no additional external components/IC-pins and does not contain any highly critical analog modules. The loop filter can be made inside an IC. The decoder can therefore be realised in both BiCMOS and mainstream CMOS processes and can also be easily combined with digital functionality. A block diagram of a preferred embodiment of the invention is given in
Fig. 2. The heart of the system is formed by a digital phase accumulator DPA. It is used to generate the different subcarrier frequencies from a crystal-stable reference clock fs of e.g. 27 MHz. The principle of the phase accumulator, also called Discrete Time Oscillator (DTO), Direct Digital Synthesizer (DDS), or ratio-counter, is described in Murayama et al. , Single-Chip BICMOS Multistandard Video Processor, IEEE Transactions on Consumer Electronics, Vol. 42, No. 3, August 1996, pp. 739-749, and in C.P. Sandbank, Digital Television, Wiley 1990. As the phase accumulator DPA generates a digital sawtooth of the desired subcarrier frequency, it is followed by two ROM tables SIN ROM and COS ROM that contain sine wave and cosine wave amplitude data. In this way the sawtooth is converted into both a sine and cosine waveform of which the spurious components are sufficiently suppressed. Moreover an excellent phase stability between sine and cosine is obtained. The-, digital subcarrier signals are multiplied with the analog chrominance signal C using two multiplying D/A converters MUL DAC U and MUL DAC V. These are D/A converters of which the reference input is controlled by an analog signal C instead of fixing it to a reference source. For example, a resistor string D/A converter with the resistance ladder controlled by a differential analog input, or a current D/A converter with binary weighted current sources controlled by a differential analog input. The analog output signals of the MUL DACs are the demodulated color difference signals U and V. The digital subcarrier regenerator, formed by the phase accumulator DPA and the ROM look up tables SIN ROM and COS ROM, is locked to the incoming color burst by placing it in a phase-locked loop (PLL). During the burst key period, one of the MUL DACs (MUL DAC V) acts as the phase detector for this PLL. The MUL DAC generates an analog phase error that is digitized by a simple first order 1-bit Sigma-Delta modulator ΣΔ mod operating at the system clock frequency fs of 27 MHz. The Sigma-Delta modulator is well known as an example of an attractive 1-bit A/D converter; alternatives are conceivable. The Sigma-Delta modulator is followed by a digital loop filter DLF that mainly operates at the TV line- frequency (ffl). The digital filter DLF replaces the external loop filter of the analog color decoder and can also be easily combined with the decimation filter of the Sigma-Delta modulator. Besides, the digital loop filter DLF contains a PAL averager that eliminates the PAL H/2 burst swing. The digital output signal of the loop filter DLF is used to control the phase accumulator DPA, so it can remain in-lock with the color burst. The output signal of the loop filter DLF forms a small offset ΔK on the nominal input word Knom of the phase accumulator DPA. The nominal input word Knom is preset via the I2C bus and is determined by the color TV standard TVS to be received.
The preferred embodiment of Fig. 2 shows the following advantages. Instead of four tunable external crystals, an asynchronous crystal-stable system clock is used. The chrominance signal path remains analog. Instead of an external loop filter, an integratable digital loop filter is used. Highly critical analog components are avoided. Compared to the Murayama circuit having an analog PLL to adjust the clock frequency while the phase control signal K applied to the digital phase accumulator DPA is fixed, the preferred embodiment of the present invention features a digital PLL of which the phase control signal K is adjusted while the clock frequency is fixed so that, for example, the TXT clock can be used. Fig. 3 shows an embodiment of a Sigma-Delta modulator for use in the color decoder of Fig. 2. The analog signal from the MUL DAC V of Fig. 2 is applied to a . first input of a subtracter 31 , whose output is connected to a cascade connection of an integrator 33, a comparator 35, and a D flipflop 37 to obtain an output bitstream as the result of the 1-bit Sigma-Delta modulation. The output bitstream is applied to a second input of the subtracter 31 through a 1-bit D/A convertor 39, which may be formed by a switched current source. The integrator 33, the comparator 35, and the D flipflop 37 together perform a pulse-density modulation and a noise shaping function. The used Sigma-Delta modulator for digitizing the phase error has the following advantages. A dynamic range of 60 dB can easily be achieved in the frequency band of interest (0 - 7.8 kHz = 0.5 ffl). It consists of very small and simple circuits, compared to a conventional A/D converter. Because of the high sampling frequency of 27 MHz, no analog pre-filter is required (a filtering would give response problems). Digital post-filtering can easily be combined with a loop filter.
Fig. 4 shows an embodiment of a digital loop filter DLF for use in the color decoder of Fig. 2. The bitstream supplied by the Sigma-Delta modulator of Fig. 3 is applied to an up/down counter 41 which is enabled by a burst gate signal and clocked by the high-frequency system clock, and which acts as decimation filter and as integrator of the PLL loop filter. The output of the counter is applied to a decimating D flipflop 43 clocked by a line frequency signal fH for providing a digitized and integrated phase error. The remainder of the loop filter of Fig. 4 takes care of the loop stability, gives the PLL desired parameters as to damping and natural frequency, provides a sufficient suppression of the PAL H/2 swing ( > 45 dB), and limits the tuning range of the digital quadrature generator formed by the digital phase accumulator DPA and the sine and cosine ROMs to a range of about _+ 600 Hz. The output of the D flipflop 43 is applied to a differentiator which comprises a multiplier 45, a D flipflop 47, and an adder 49 which adds the output of the D flipflop 47 to the output of the D flipflop 43. The output of the adder 49 is applied to a frequency range limiter 51. An output of the frequency range limiter 51 is applied to an averager which comprises a D flipflop 53, and an adder 55 which adds the output of the D flipflop 53 to the output of the frequency range limiter 51. The output of the adder 55 supplies the offset ΔK referred to with reference to Fig. 2. An adder 57, also shown in Fig. 2, adds this offset ΔK to the nominal value K which is determined by the TV standard. An output of the adder 57 is applied to a D flipflop 59 which furnishes the phase control signal K for the digital phase accumulator DPA of Fig. 2.
Fig. 5 shows an embodiment of a television display apparatus comprising the color decoder of Fig. 2. A television signal is received by an antenna A and applied to a tuner TUN which are carries out HF and IF demodulation functions to furnish a baseband video signal to a Y/C separator Y/C sep. The Y/C separator supplies a luminance signal Y to a luminance processor Y proc for carrying out functions like sharpness improvement etc. The separator supplies a chrominance signal C to the color decoder of Fig. 2 to obtain demodulated U and V signals. A matrix circuit MX converts the Y, U and V signals into R, G, and B color signals which are displayed on a display device D.
It should be noted that the above-mentioned embodiments illustrate rather than limit the invention, and that those skilled in the art will be able to design many alternative embodiments without departing from the scope of the appended claims. In the claims, any reference signs placed between parentheses shall not be construed as limiting the claim. The invention can be implemented by means of hardware comprising several distinct elements, and by means of a suitably programmed computer.

Claims

Claims:
1. A method of demodulating an analog chrominance signal (C), the method comprising the steps of: generating (DPA, SIN ROM, COS ROM) digital quadrature signals; demodulating (MUL DAC U, MUL DAC V) said analog chrominance signal (C) by means of said digital quadrature signals to obtain analog demodulated color difference signals (U, V); furnishing (ΣΔ mod) a digital phase error signal from at least one (V) of said analog demodulated color difference signals (U, V); and digitally filtering (DLF) said digital phase error signal to obtain a phase control signal (K) for said digital quadrature signals generating step (DPA, SIN ROM, COS ROM).
2. A method as claimed in claim 1, wherein said digital quadrature signals generating step (DPA, SIN ROM, COS ROM) comprises the steps of: accumulating (DPA) said phase control signal (K) to obtain address signals; and addressing look up tables (SIN ROM, COS ROM) by means of said address signals to obtain said digital quadrature signals.
3. A method as claimed in claim 1 , wherein said demodulating step (MUL DAC U, MUL DAC V) includes the steps of applying said analog chrominance signal (C) to reference inputs of multiplying D/A converters having digital inputs coupled to receive said digital quadrature signals.
4. A method as claimed in claim 1 , wherein said digital phase error furnishing step (ΣΔ mod) includes a 1-bit Sigma-Delta modulation of one (V) of said analog demodulated color difference signals (U, V).
5. A method as claimed in claim 1 , wherein a fixed high frequency system clock (fs) is used to obtain said digital quadrature signals.
6. A device for demodulating an analog quadrature modulated signal (C), the device comprising: means for generating (DPA, SIN ROM, COS ROM) digital quadrature signals; means for demodulating (MUL DAC U, MUL DAC V) said analog quadrature modulated signal (C) by means of said digital quadrature signals to obtain analog demodulated signals (U, V); means for furnishing (ΣΔ mod) a digital phase error signal from at least one (V) of said analog demodulated signals (U, V); and means for digitally filtering (DLF) said digital phase error signal to obtain a phase control signal (K) for said digital quadrature signals generating means (DPA, SIN ROM, COS ROM).
7. A television signal display apparatus, comprising: means (Y/C sep) for generating luminance (Y) and chrominance (C) signals; a device (Fig. 2) as claimed in claim 6 for demodulating an analog chrominance signal (C) to obtain analog demodulated color difference signals (U, V); means (MX) for furnishing color signals (R, G, B) from said luminance signal (Y) and said analog demodulated color difference signals (U, V); and means (D) for displaying said color signals (R, G, B).
EP98904328A 1997-04-09 1998-03-05 Color demodulation using digital and analog circuits Expired - Lifetime EP0906701B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
EP98904328A EP0906701B1 (en) 1997-04-09 1998-03-05 Color demodulation using digital and analog circuits

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
EP97201029 1997-04-09
EP97201029 1997-09-04
PCT/IB1998/000294 WO1998046027A1 (en) 1997-04-09 1998-03-05 Color decoding
EP98904328A EP0906701B1 (en) 1997-04-09 1998-03-05 Color demodulation using digital and analog circuits

Publications (2)

Publication Number Publication Date
EP0906701A1 true EP0906701A1 (en) 1999-04-07
EP0906701B1 EP0906701B1 (en) 2006-11-15

Family

ID=26146341

Family Applications (1)

Application Number Title Priority Date Filing Date
EP98904328A Expired - Lifetime EP0906701B1 (en) 1997-04-09 1998-03-05 Color demodulation using digital and analog circuits

Country Status (2)

Country Link
EP (1) EP0906701B1 (en)
WO (1) WO1998046027A1 (en)

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2001095005A (en) * 1999-09-20 2001-04-06 Matsushita Electric Ind Co Ltd Clock-generating circuit
US7102692B1 (en) 1999-10-13 2006-09-05 Thomson Licensing Digital and analog television signal digitization and processing device
JP4677159B2 (en) * 1999-10-13 2011-04-27 トムソン ライセンシング Digitization / processing device for digital television signals and analog television signals
EP1355501B1 (en) * 2001-01-24 2009-08-19 Asahi Kasei Kabushiki Kaisha Y/c separator and y/c separating method
US7339628B2 (en) * 2004-10-13 2008-03-04 Cirrus Logic, Inc. Method and apparatus to improve decoding of composite video signals

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE2612238C3 (en) * 1976-03-23 1981-07-30 Carl Schenck Ag, 6100 Darmstadt Method for determining the vector components of an oscillation and circuit arrangement for carrying out the method
US4694327A (en) * 1986-03-28 1987-09-15 Rca Corporation Digital phase locked loop stabilization circuitry using a secondary digital phase locked loop
US4736237A (en) * 1987-03-31 1988-04-05 Rca Corporation Chroma demodulation apparatus for use with skew corrected clock signal
ES2081365T3 (en) * 1990-02-14 1996-03-01 Siemens Ag PROCEDURE FOR THE DEMODULATION OF CODED-SECAM COLORED TELEVISION SIGNS WITH LINKED CYCLE OF LINES AND CIRCUIT PROVISION FOR THE PERFORMANCE OF THE PROCEDURE.
CH683579A5 (en) * 1992-06-03 1994-03-31 Landis & Gyr Business Support Input circuit for electricity meter or power line carrier receiver - has sigma-delta modulator producing bit sequence having clock frequency higher than Nyquist frequency of sinusoidal information signal

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See references of WO9846027A1 *

Also Published As

Publication number Publication date
EP0906701B1 (en) 2006-11-15
WO1998046027A1 (en) 1998-10-15

Similar Documents

Publication Publication Date Title
US5966188A (en) Decimation of baseband DTV signals prior to channel equalization in digital television signal receivers
US6137545A (en) Reception mode control in radio receivers for receiving both VSB and QAM digital television signals
US5506636A (en) HDTV signal receiver with imaginary-sample-presence detector for QAM/VSB mode selection
JP3335873B2 (en) Digital demodulator and method
US6333767B1 (en) Radio receivers for receiving both VSB and QAM digital television signals with carriers offset by 2.69 MHz
US5715012A (en) Radio receivers for receiving both VSB and QAM digital HDTV signals
US5636252A (en) Automatic gain control of radio receiver for receiving digital high-definition television signals
US8265129B1 (en) Digital receiver with system for controlling the operating mode of an adaptive equalizer
US4502078A (en) Digital television receivers
US5999223A (en) System for controlling the operating mode of an adaptive equalizer within a digital TV signal receiver
JPH11112594A (en) Band pass phase tracker taking hilbert transformation prior to plural phase analog-digital conversion
EP0906701B1 (en) Color demodulation using digital and analog circuits
US6064446A (en) Color decoding
AU720014B2 (en) Decimation of baseband DTV signals prior to channel equalization in digital television signal receivers
KR100517396B1 (en) Analog Chrominance Signal Demodulation Method and Apparatus and Television Signal Display Apparatus
JP4677159B2 (en) Digitization / processing device for digital television signals and analog television signals
US5719512A (en) Digital oscillating circuit for multiple systems-ready television receivers
US20040213358A1 (en) Radio receiver for receiving both VSB and QAM digital HDTV signals
JP3249362B2 (en) Clock recovery circuit
Murayama et al. Single-chip BiCMOS multistandard video processor
Van Lammeren et al. Mixed-signal quadrature demodulator with a multicarrier regeneration system
JP3249363B2 (en) Clock recovery circuit
JP3249364B2 (en) Clock recovery circuit
JP3026695B2 (en) Clock pulse generator
JPH09154040A (en) Dc restoration circuit

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): DE ES FR GB IT

17P Request for examination filed

Effective date: 19990415

17Q First examination report despatched

Effective date: 20041124

GRAP Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOSNIGR1

RTI1 Title (correction)

Free format text: COLOR DEMODULATION USING DIGITAL AND ANALOG CIRCUITS

GRAS Grant fee paid

Free format text: ORIGINAL CODE: EPIDOSNIGR3

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): DE ES FR GB IT

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: IT

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRE;WARNING: LAPSES OF ITALIAN PATENTS WITH EFFECTIVE DATE BEFORE 2007 MAY HAVE OCCURRED AT ANY TIME BEFORE 2007. THE CORRECT EFFECTIVE DATE MAY BE DIFFERENT FROM THE ONE RECORDED.SCRIBED TIME-LIMIT

Effective date: 20061115

REG Reference to a national code

Ref country code: GB

Ref legal event code: FG4D

REF Corresponds to:

Ref document number: 69836405

Country of ref document: DE

Date of ref document: 20061228

Kind code of ref document: P

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: ES

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20070226

ET Fr: translation filed
PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

26N No opposition filed

Effective date: 20070817

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: DE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20071002

REG Reference to a national code

Ref country code: GB

Ref legal event code: 732E

Free format text: REGISTERED BETWEEN 20090305 AND 20090311

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: FR

Payment date: 20090312

Year of fee payment: 12

REG Reference to a national code

Ref country code: FR

Ref legal event code: ST

Effective date: 20101130

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: FR

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20100331

REG Reference to a national code

Ref country code: GB

Ref legal event code: 732E

Free format text: REGISTERED BETWEEN 20120628 AND 20120704

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: GB

Payment date: 20140319

Year of fee payment: 17

GBPC Gb: european patent ceased through non-payment of renewal fee

Effective date: 20150305

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: GB

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20150305