EP0857296A1 - Ungekühlter brennebenenmatrixsensor - Google Patents

Ungekühlter brennebenenmatrixsensor

Info

Publication number
EP0857296A1
EP0857296A1 EP96936912A EP96936912A EP0857296A1 EP 0857296 A1 EP0857296 A1 EP 0857296A1 EP 96936912 A EP96936912 A EP 96936912A EP 96936912 A EP96936912 A EP 96936912A EP 0857296 A1 EP0857296 A1 EP 0857296A1
Authority
EP
European Patent Office
Prior art keywords
focal plane
plane array
array sensor
staring
integrated circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
EP96936912A
Other languages
English (en)
French (fr)
Inventor
Charles M. Marshall
Neal R. Butler
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Lockheed Martin Tactical Systems Inc
Original Assignee
Lockheed Martin IR Imaging Systems Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Lockheed Martin IR Imaging Systems Inc filed Critical Lockheed Martin IR Imaging Systems Inc
Publication of EP0857296A1 publication Critical patent/EP0857296A1/de
Withdrawn legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01JMEASUREMENT OF INTENSITY, VELOCITY, SPECTRAL CONTENT, POLARISATION, PHASE OR PULSE CHARACTERISTICS OF INFRARED, VISIBLE OR ULTRAVIOLET LIGHT; COLORIMETRY; RADIATION PYROMETRY
    • G01J5/00Radiation pyrometry, e.g. infrared or optical thermometry
    • G01J5/10Radiation pyrometry, e.g. infrared or optical thermometry using electric radiation detectors
    • G01J5/20Radiation pyrometry, e.g. infrared or optical thermometry using electric radiation detectors using resistors, thermistors or semiconductors sensitive to radiation, e.g. photoconductive devices
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N25/00Circuitry of solid-state image sensors [SSIS]; Control thereof
    • H04N25/20Circuitry of solid-state image sensors [SSIS]; Control thereof for transforming only infrared radiation into image signals
    • H04N25/21Circuitry of solid-state image sensors [SSIS]; Control thereof for transforming only infrared radiation into image signals for transforming thermal infrared radiation into image signals
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N25/00Circuitry of solid-state image sensors [SSIS]; Control thereof
    • H04N25/60Noise processing, e.g. detecting, correcting, reducing or removing noise
    • H04N25/67Noise processing, e.g. detecting, correcting, reducing or removing noise applied to fixed-pattern noise, e.g. non-uniformity of response
    • H04N25/671Noise processing, e.g. detecting, correcting, reducing or removing noise applied to fixed-pattern noise, e.g. non-uniformity of response for non-uniformity detection or correction
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N25/00Circuitry of solid-state image sensors [SSIS]; Control thereof
    • H04N25/60Noise processing, e.g. detecting, correcting, reducing or removing noise
    • H04N25/67Noise processing, e.g. detecting, correcting, reducing or removing noise applied to fixed-pattern noise, e.g. non-uniformity of response
    • H04N25/671Noise processing, e.g. detecting, correcting, reducing or removing noise applied to fixed-pattern noise, e.g. non-uniformity of response for non-uniformity detection or correction
    • H04N25/673Noise processing, e.g. detecting, correcting, reducing or removing noise applied to fixed-pattern noise, e.g. non-uniformity of response for non-uniformity detection or correction by using reference sources
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N25/00Circuitry of solid-state image sensors [SSIS]; Control thereof
    • H04N25/70SSIS architectures; Circuits associated therewith
    • H04N25/76Addressed sensors, e.g. MOS or CMOS sensors

Definitions

  • the invention relates to thermal imaging systems and, more particularly, to a microcomputer based microbolometer array uncooled focal plane array sensor.
  • Thermal imaging systems are useful for a number of low light level applications such as night vision, and for imaging during conditions of reduced visibility, or for thermal image viewing for purposes of process or conditioning monitoring in industrial or residential environments. These imagers generally produce a two dimensional real time display for the operator to view. The real time images allow the user to view objects and/or scenery under conditions where the human eye would not normally function or to see thermal signatures of objects.
  • Some focal plane array sensors operate using an image intensifier tube or cryogenically cooled sensor.
  • Image intensifier tubes amplify existing visible and near visible light having wavelengths in the range of .4 microns to 1.0 micron.
  • Such an image intensifier sensor has several limitations. Because image intensifier sensors amplify existing light, they cannot work in total darkness. They also experience washout when there are sudden flashes of light or high ambient lighting. Such sensors are unable to detect signals through obstacles such as camouflage or smoke. Further, image intensifier tubes do not perform hot spot detection which is an important function for some imaging applications.
  • a photomultiplier tube amplifies light having a wavelength in the range of, for example, .4 microns to 1.0 micron, using micro-channel devices. Available microchannel devices are self contained with a photosensitive input surface on one side and an output display surface on the other. No cooling is required.
  • Other thermal vision devices utilize two dimensional infrared focal plane arrays such as PtSi,
  • focal plane arrays such as pyroelectric arrays and ferroelectric arrays are also used for night vision devices. These devices utilize focal plane arrays that are AC coupled and require mechanical scanners or choppers to create infrared images. Because such focal plane arrays do not require complicated cooling systems they are typically referred to as "uncooled" focal plane arrays. Unfortunately they are heavy, have reduced sensitivity, and consume an undesirable amount of power in comparison to other sensors and to the uncooled sensor ofthe present invention. In order to overcome drawbacks associated with conventional apparatus, it is, therefore, desirable to have a self-contained, low cost, low power consumption, light weight, portable thermal sensor that collects scene radiation in the visible to infrared range, outputs digital image data, and creates a real time visible display. It is also desirable to have a sensor wherein images are created with the use of a microbolometer focal plane array having a digital image data output integrated into a single chip, processing electronics, power supply and display.
  • the present invention provides a staring focal plane array sensor comprising optics located along an optical path, for transmitting radiation.
  • a focal plane array and integrated circuit located along the optical path for receiving the transmitted radiation, responsively produces image signals from the transmitted radiation.
  • the integrated circuit includes means for converting the image signals into digital image data at digital image data outputs.
  • the present invention provides an uncooled focal plane array sensor comprising a microbolometer focal plane array integrated into a semiconductor circuit with a digital image output in a package of modular construction having smaller size, lighter weight, and lower power consumption than prior art devices.
  • the uncooled focal plane array may be tailored to operate in the 8 to 14 micron wavelength region on naturally occurring scene radiation Since it does not need visible light, it can operate in total darkness where image intensifiers cannot. It can also operate during the daytime without wash out.
  • the focal plane array of the invention does not require cooling of a continuous mechanical chopper.
  • FIG. 1 A shows a schematic block diagram of one embodiment ofthe uncooled focal plane array sensor of the invention.
  • FIG. IB shows a schematic block diagram of the focal plane array apparatus as employed in one embodiment ofthe invention.
  • FIG. 2 shows a schematic diagram of a detector array of one embodiment ofthe invention.
  • FIG. 3A is a circuit schematic diagram of one portion of a microbolometer array of the invention showing four example detectors and detector electronics.
  • FIG. 3B is a circuit schematic diagram of an alternate embodiment of a portion of a microbolometer array ofthe invention showing a plurality of detectors and detector electronics.
  • FIG. 4 shows a circuit schematic diagram of a microbolometer focal plane array processing circuitry ofthe invention.
  • FIG. 5 and 6 show alternate examples of microbolometer focal plane array processing circuitry embodied, for example in an integrated circuit, of the invention employing a bolometer offset compensator.
  • FIG. 7 shows an alternate embodiment of a bolometer offset compensator circuit as contemplated by an alternate embodiment ofthe invention.
  • FIG. 8 schematically shows one example of a nonlinear compensating voltage supply as contemplated by an alternate embodiment ofthe invention.
  • FIG. 9 shows an example of a one bit latch used in a six bit data latch as employed in an alternate embodiment ofthe invention.
  • FIG. 10 shows an example of a buffered direct injection (BDI) preamplifier employing lateral bipolar transistors.
  • BDI buffered direct injection
  • FIG. 1 1 schematically shows a block diagram of one example of a thermal stabilization apparatus for a microbolometer focal plane array as embodied in accordance with the present invention.
  • FIG. 12 is a schematic block diagram of an analog-to-digital converter according to the invention.
  • FIG. 13 is a schematic block diagram ofthe metastability resolving circuit illustrated in FIG. 12;
  • FIG. 14 is a schematic block diagram ofthe analog waveform generator illustrated in FIG. 12;
  • FIG. 15 is a schematic block diagram of an array of analog-to-digital converters according to the invention
  • FIG. 16 is a schematic block diagram ofthe clock multiplying phase locked loop illustrated in FIG. 15
  • FIG. 17 is a schematic block diagram of the 90° phase shifter illustrated in FIG. 15
  • FIG. 18 is a schematic block diagram of an alternate embodiment of the circuit illustrated in FIG. 15;
  • FIG. 19 is a schematic block diagram of a two phase voltage controlled oscillator and squaring circuit used in the circuit of FIG. 18;
  • FIG. 20 is a detailed schematic circuit diagram of the voltage controlled oscillator illustrated in FIG. 19;
  • FIG. 21 is a detailed schematic circuit diagram ofthe squaring circuit illustrated in FIG. 19; and FIG. 22 is a timing diagram illustrating the temporal relationship among the least significant bits ofthe Gray code signal.
  • FIG. 1 A shows a schematic block diagram of one embodiment ofthe uncooled focal plane array sensor of the invention.
  • a focal plane array, FPA 100 is contained in a sealed vacuum package 103 with an infrared transmissive window 105.
  • the focal plane array, FPA 100 may advantageously comprise a two dimensional focal plane array comprised of a plurality of microbolometers constructed on an integrated circuit. Radiation 13 from a scene is focused onto the
  • FPA 100 through window 105 with optics 101.
  • FPA 100 receives the radiation which forms an image on the focal plane array, and the microbolometer elements comprising FPA 100 responsively produce a plurality of electronic image signals representative ofthe image.
  • the two dimensional microbolometer array FPA 100 converts the radiation to electronic signals that are read out and digitized by analog-to-digital circuitry integrally constructed on an integrated circuit chip, where the integrated circuit chip also comprises the FPA 100. In this way, digital image data is provided from the sealed vacuum package 103 to the processing electronics 30. Details of the integrated circuitry and processes are discussed in more detail below.
  • the FPA 100 temperature is advantageously stabilized during operation.
  • Signal processing electronics 30 may be advantageously located externally to the sealed vacuum package 103 and are connected to compensate the image formed on the FPA 100 and reformat the digital image data.
  • the digital image data may be displayed, for example, on a television monitor or equivalent display.
  • a non-uniformity compensation circuit 143 comprises level adjustment, gain correction, bad pixel removal, brightness and contrast adjustment.
  • gain correction is described in co- pending U.S. Patent Application Serial No. 08/521,266, to Butler, filed August 30, 1995, entitled “Bolometric Focal Plane Array,” assigned to the same assignee as the present invention which is inco ⁇ orated herein by reference.
  • offset correction circuitry may also be integrated onto the FPA chip as described below with reference to FIG. 4. After processing, the data is reformatted and sent to a display processor 34.
  • a control panel 90 may be provided.
  • the control panel 90 provides a means for the user to adjust brightness, contrast, symbology, on/off and other functions necessary to control the operation ofthe imaging system ofthe invention.
  • the system receives power from power source 92.
  • the power source 92 may comprise batteries mounted internally in a suitable housing with the sensor package, or a suitable external power supply or equivalent power source.
  • Auxiliary ports 98 are provided for control signals and video signals.
  • a first auxiliary input video port 98A may be connected to an external source to allow the invention to display other images from any such external source.
  • a second auxiliary video output port 98B provides a means to view or record what imagery is being collected and displayed by the invention.
  • a test interface 94 may be included to provide access for diagnostics, initial testing and/or calibration ofthe invention.
  • optics 101 may advantageously be refractive optics for wide field of view applications, or may be reflective optics for narrow field of view applications.
  • the optics 101 may be selected according to conventional design techniques to operate from the visible spectrum to the infrared spectrum.
  • the FPA 100 is housed in a vacuum package 103 that contains a thermoelectric stabilizer 326 and temperature sensing element 325.
  • the temperature sensing element 325 may be integrated onto a semiconductor chip with the FPA or may even comprise the FPA itself.
  • the cover ofthe package 103 comprises a window 105 having an anti-reflection coating.
  • FIG. IB shows a schematic block diagram of a system employing the focal plane array and integrated signal processor of the invention.
  • the digital offset correction apparatus comprises a shutter/chopper controller 328 coupled to control shutter 330. It will be appreciated that, depending - 6 - upon the particular application, a germanium or opaque chopper or other equivalent optical device may be substituted for the shutter 330.
  • the shutter 330 controls radiant energy entering the system.
  • FPA 100 focal plane array
  • the chopper 330 may be synchronized with the FPA frame rate.
  • FPA 100 may advantageously be comprised of an integrated microbolometer focal plane array with associated control electronics.
  • the integrated microbolometer focal plane array may be further comprised of pixel elements wherein each pixel element provides a signal representative of an amount of radiant energy absorbed by the pixel element.
  • the FPA 100 may be operated in a shutterless or vidicon mode where the FPA 100 is not blocked by an obstruction. In the vidicon mode, images may be obtained continuously.
  • a timing generator 310 provides two timing signals 348 and receives two clock signals 350 from the focal plane array 100.
  • Timing generator 310 generates the FPA 100 clocks, the system clocks, and required timing signals. Timing generator 310 also provides timing signals to a video timing and defective pixel substitution controller 312.
  • a gain controller 304 provides a gain adjust signal 333.
  • Global image correction controller 306 provides an 8-bit signal to a video interface 308.
  • a video generator 316 is provided with video timing and the output of a controller 318.
  • the video generator 316 may advantageously comprise a digital-to-analog converter as is known in the art.
  • the controller 318 may advantageously comprise a microprocessor, such as, for example, a commercially available model 8OC186EC type microprocessor or equivalent.
  • a background processor interface 324 is provided with a program memory 322 and a data memory 320.
  • the program memory 322 may comprise a 256K x 16 flash memory and the data memory 320 may comprise a 128K x 16 RAM.
  • the controller 318 may advantageously be connected through the background processor interface 324 to write or read data from each memory including the gain memory 338 and the video memory 314.
  • Serial communications line 340 may be coupled to provide an external interface for the controller 318.
  • Video output data is available from the video digital-to-analog converter (DAC) 316, frame data is available to an external frame grabber on line 342.
  • Symbology information such as alpha/numeric information is also inco ⁇ orated into the video stream by symbol generator 125.
  • Display driver electronics 123 converts the electronic signals into a visible image.
  • a useful display driver may advantageously comprise, for example, an RS 170 standard driver.
  • the controller 318 interfaces the imaging system to external systems through a host microcomputer.
  • the controller 318 also generates histograms, generates brightness and equalization curves, controls the chopper or shutter, generates reference image frame timing, performs memory and system diagnostics, monitors manual controls and switches, and controls the TE stabilizer 326.
  • FIG. 2 shows a schematic diagram ofthe array sensor ofthe invention.
  • a microbolometer array 102 comprises the radiation sensing portion ofthe focal plane array 100.
  • the array 102 may comprise over 80,000 individual microbolometers.
  • the electronic circuits associated with each microbolometer are shown in more detail in FIG. 3 A.
  • the detector ground 126 is distributed uniformly over the array 102.
  • the array is arranged in a regular grid of microbolometers, by column line 114, addressed individually using a dynamic row select register 104 and column circuitry 110.
  • the array 102 and the array's electronics may be tested during array production.
  • the test clock 122, test data 124, test mode enable 116, global test enable 128 and detector test force 118 signals provide the control signals used to test the array.
  • Column processing circuitry 200 is provided for each column line 114 in the array.
  • the column processing circuity 110 is shown in more detail hereinbelow.
  • the array 102 is addressed using a dynamic row select register 104 and a dynamic column select test register 108.
  • column circuitry 200 addresses any particular column.
  • Control 112 controls the operation ofthe column circuitry.
  • the microbolometer elements may be swept with a short duration bias current to produce output signals from particular row and column addresses as selected by row and column select lines.
  • FIG. 3 A is a circuit schematic diagram of one portion of the microbolometer array of the invention showing an example of four detectors and associated detector electronics.
  • the microbolometer array comprises a plurality of basic unit cells including multiplexer test transistors.
  • the microbolometer focal plane array may comprise a 328 x 246 matrix of unit cells having 328 column circuits.
  • the detector common ground 126 is connected to one side of bolometers 218A, 218B, 218C and 218D and unit cells 212A, 212B, 212C and 212D, respectively.
  • the bolometers are connected in parallel with test transistors 220A, 220B, 220C and 220D.
  • the "on" resistance of transistors 220A, 220B, 220C and 220D approximates that of the bolometers 218A, 218B, 218C and 218D.
  • the test transistors can be used to provide a signal that emulates the bolometer signal.
  • the emulated signal may be used to test the multiplexer circuitry before the bolometers are created. Such testing may advantageously result in less expensive manufacture because defective chips may be thus identified prior to final fabrication.
  • Switches 222A, 222B, 222C and 222D switch the bolometer or test transistor signal in response to row select lines 216A and 216B.
  • test transistors In a test mode the test transistors may be activated by the global test enable 128 and each individual row may be selected using one of the row select lines.
  • An output 114A and 1 14B is available at each column circuit 200A and 200B.
  • the column circuitry 200 A and 200B is bypassed and addressed with a column multiplexer.
  • FIG. 3B a circuit schematic diagram of an alternate embodiment of a portion of a microbolometer array of the invention conceptually showing a plurality of detectors 3218 and detector electronics is shown.
  • Each ofthe plurality of detectors 3218 may advantageously be constructed on an upper level 3219 of a microbolometer focal plane array 3221 comprising an integrated circuit fabricated on a semiconductor chip 3223.
  • a series of switches 3214 are constructed on a second level 3227 of the semiconductor chip 3223.
  • the switches 3214 may advantageously comprise CMOS switches.
  • the switches 3214 are connected to be activated in pairs where the switches are connected at a first terminal to a common bus 3210 and at a second terminal 3225, to one end of a detector.
  • Row select lines 3233 operate to activate a pair of switches to select one ofthe detectors.
  • the selected detector's output may then be sensed on a column bus 3212.
  • row select 2 responds to a control signal to activate a switch pair comprising switch 3235 and switch 3237, thereby allowing a signal from detector 3218A to be transmitted to the column bus 3212. Note that in this configuration the number of connections required to connect the column of detectors to the switching level may be advantageously reduced to one more than the number of detectors.
  • the unique construction ofthe uncooled focal plane array sensor of the invention provides high thermal isolation between detectors which results in high contrast images.
  • the uncooled focal plane array also provides high contrast images in comparison with other thermal imagers. These high contrast images allow the user to see more detail, producing sha ⁇ er images.
  • FIG. 4 shows one example of microbolometer array processing circuitry employed by the invention.
  • the processing circuitry may advantageously be integrated onto a single integrated circuit with the focal plane array using, for example, MOS technology.
  • a bidirectional vertical shift register 104 functions as the row select for the array. Row select line 216 activates switch 222 to either select the signal from the bolometer 218 or the test transistor 220.
  • a global test enable 128 activates all test transistors when engaged.
  • the column line 114 is biased by a supply 703.
  • the column line 1 14 is sensed by a buffered direct injection (BDI) circuit 1704 having a preamplifier stage and an output transistor stage.
  • the integration capacitor 180 integrates the signal on the column sense line 181. In one embodiment ofthe invention the integration capacitor 180 may have an integration time of about 29 microseconds. Comparator 20 compares an analog ramp signal 18 to the integrated signal on column sense line 181.
  • the ramp generator 33 provides the comparator with an analog ramp signal 18.
  • the ramp signal in one example, may be a 34 As ramp that may nominally range between about 5 volts to 10 volts.
  • the comparator 20 provides a binary- signal to the analog-to- digital latches 150.
  • a digital ramp signal 151 is provided from a 13 bit gray code counter/encoder 146.
  • the 13 bit gray code counter/encoder 146 may operate using a frequency equal to 12 times the pixel clock, using four phases ofthe 12x-clock for 13 bit resolution.
  • the digital ramp signal and the analog ramp signal are coordinated so that they start and end at the same time.
  • a column select line 113 provides the addressing for the output latches and drivers 140.
  • the output latches and drivers provide the count ofthe analog-to- digital converter latches 150, enabled by comparator 20.
  • the output drivers 148 provide digital data 495 to the off focal plane circuits.
  • the digital data 495 may be clocked with the pixel clock.
  • a bolometer offset compensator 701 is connected in parallel with the detector elements. It will be understood that the bolometer offset compensator and its control circuits are replicated for each column of detectors in the array.
  • the embodiment shown in FIG. 4 optionally includes a nonlinear compensating voltage supply 703 coupled to load resistor 115.
  • the load resistor 115 is connected to the bolometer offset compensator 701.
  • One embodiment ofthe bolometer offset compensator 701 is described in more detail below with reference to FIG. 8.
  • the bolometer offset compensator 701 is coupled at a first terminal to load resistor 1 15 and-at a control input to data latch 744.
  • the data latch 744 is described in more detail below with reference to FIG. 9. Digital offset data 745 is provided to the data latch 744.
  • the digital offset data represents the offset to be applied to each row and column bolometer signal on column line 114.
  • a BDI preamplifier 1704 amplifies the offset bolometer signal for further processing.
  • FIG. 5 which shows another alternate example of microbolometer array compensation circuitry ofthe invention employing a bolometer offset compensator 701 connected in series with the load resistor 115, and the detector elements. Supplying a voltage bias to the bolometer offset compensator 701 is a low noise bias supply 117. it will be understood that the bolometer offset compensator and its control circuits are replicated for each column of detectors in the array.
  • the alternate embodiment shown in FIG. 5 optionally may include a nonlinear compensating voltage supply 703 coupled to one input of a BDI preamplifier 1704. The other elements are connected in a manner similar to that described above. - 10 -
  • FIG. 6 shows another alternate example of microbolometer array compensation circuitry of the invention employing a nonlinear compensating voltage supply 703 coupled to load resistor 115.
  • the other elements are connected in a manner similar to that described above with respect to FIG. 4.
  • the operation of the nonlinear compensating voltage supply is - explained in more detail hereinbelow.
  • FIG. 7 shows an alternate embodiment of a bolometer offset compensator circuit as contemplated by the present invention.
  • each column of the focal plane array is coupled to a bolometer offset compensator 701.
  • the bolometer offset compensator 701 and associated circuits, designated by arrow 707, are replicated on the FPA integrated circuit chip for each of M columns, where M represents the number of column circuits.
  • the bolometer signal on column line 114 is selected with row select line 216 to connect to BDI preamplifier 1704.
  • the signal f rom the bolometer on column line 1 14 is the signal being compensated by the bolometer offset compensator 701.
  • the bolometer offset compensator 701 comprises first through sixth compensating resistors, some of which are shown for illustrative pu ⁇ oses as compensating resistors 702, 704, and 708, each individually coupled to a plurality of switches 710A, 710B and 710D.
  • the plurality of switches are coupled and controlled by the outputs of, for example, a six bit data latch 744.
  • the six bit data latch 744 is enabled by the horizontal shift register 106.
  • Digital offset data 745 selects the particular resistor combination through data latch. 744.
  • the first through sixth compensating resistors may have values in the nominal range of 1200 ohms to 8200 ohms and are coupled to a load resistor 1 15 of about 145 kohms, for example.
  • the embodiments shown herein are meant by way of illustration, not limitation, and other equivalent values and combinations of compensating resistances or equivalent circuitry may be used without departing from the spirit and scope of the invention.
  • nonlinear compensating voltage supply 703 supplies voltage to the bolometer offset compensator 701.
  • FIG. 8 schematically shows one example of a nonlinear compensating voltage supply 703 as contemplated by an alternate embodiment of the invention.
  • the nonlinear compensating voltage supply comprises a switch 750 connected to a capacitor 752 that is connected in parallel with resistance 754. When closed, switch 750 applies a voltage, VNC, to amplifier 756.
  • Amplifier 756 may advantageously comprise a unity gain amplifier having an output 762 through an output capacitor 758 connected in series to an output resistance 760.
  • the output 762 may be connected to node VI or, in an alternate embodiment, to node V3 so as to control the BDI preamplifier.
  • the switch 750 may advantageously be activated synchronously with the detector row select.
  • the amplifier 756 may comprise a unity gain inverting operational amplifier or a unity gain non-inverting operational amplifier depending upon the integrated circuit technology.
  • FIG.9 shows an example of a one bit latch 744A used in the six bit data latch 744.
  • Bit latch 744A may be coupled to a level shifter circuit 725 for changing the voltage level from the input to the output.
  • the level shifter 725 may be advantageously configured to decrease n-channel on resistance.
  • the circuit of FIG. 9 may advantageously be duplicated a plurality of times for each compensating resistor.
  • the bolometer offset compensator 701 employs six compensating resistors
  • identical data latch circuitry may advantageously be fabricated six times for each ofthe M columns on the FPA chip.
  • the data latch 744 comprises complementary metal oxide semiconductor (CMOS) transistors.
  • each bit latch 744A comprises row select transistors 714, 712 configured to dynamically latch and select the Nth offset bit.
  • Transistor 714 is controlled by a row select output from the horizontal shift register 106.
  • Transistor 716 is controlled by a NOT row select output from the horizontal shift register 106.
  • Transistors 716, 722 operate as a second dynamic latch.
  • Transistors 718 and 720 drive transistor 726 in response to control signals T and NOT T which transfer the state ofthe n offset bit to transistor 726 when activated.
  • the NOT FfV reset signal resets the output of transistor 726 via 724 while the transfer signals T and NOT T are inactive. After reset the transfer signals active and transistors 718 and 720 drive transistor 726.
  • Transistors 728 and 730 act to drive transistor 710 in response to the output of transistor 726.
  • a switching transistor 710 controls selection of a compensating resistor by shorting Load tap N to Load tap N+l.
  • the plurality of switches 71OA-710D comprise switching transistor 710 in the example above.
  • the first latch may be biased at a first voltage Vdd for operating transistors in the range of 3X2 microns in area, while a second voltage Vda, substantially higher than Vdd, may be selected to operate transistor 710.
  • Transistor 710 may comprise semiconductor material having an area of about 40 by 2 microns.
  • microbolometer focal plane arrays typically require electronic circuits with a very large dynamic range in order to simultaneously accommodate both detector nonuniformities and very low signal levels. A dynamic range in excess of 1 million to 1 is typical. Electronic circuit switches can meet this requirement, especially when applicable to large focal plane arrays, and provide a significant benefit and a practical application of microbolometer technology.
  • FIG. 1 In the embodiment shown in FIG. 1
  • the nonlinear compensating voltage supply when employed, may preferably be an off-focal plane nonlinear compensating voltage supply connected to on focal plane circuits comprising the bolometer detectors, load resistor, pre-amplifier and compensating resistors.
  • a voltage, VI When a voltage, VI, is applied, a current flows through the detector column line 114, load resistor 115 and at least one compensating resistor as selected by opening one or more ofthe plurality of switches 710A - 710D. In some embodiments, load resistor 1 15 may not be required.
  • Voltage VI is set by a BDI preamplifier 1704 and is nominally the same voltage for each of M detector circuits. The current which flows into the preamplifier represents the signal current.
  • the compensating resistors may be employed. If such compensating resistors are not employed, the preamplifier circuit must have a significantly increased dynamic range in order to accommodate not only the useful signal current, but also significant additional current resulting from, detector resistance variations.
  • J2 R heating that is, heating in proportion to the square of the current through the resistance raises the temperature of each detector.
  • the increased temperature results in a change in detector resistance, thereby increasing the input dynamic range requirement of the BDI preamplifier 1704.
  • the external nonlinear compensating voltage supply 703 senses the current change at node Vi, and provides a nonlinear voltage precisely compensating for J2 R heating induced changes in preamplifier current. In this way, the nonlinear voltage also reduces the dynamic range requirement ofthe preamplifier circuit to a level that may be readily achieved in an electronic circuit integrated onto the focal plane.
  • the BDI preamplifier comprises, for example, a PNP lateral bipolar input stage 802, a current source load 806, a P-MOS pass transistor 804, an integration capacitor 810 and a reset switch 808.
  • the column line 114 may be connected to the PNP lateral bipolar input stage at a gate 801.
  • the gate 801 may also be coupled to a suitable voltage, VPA, where VPA may be about 10 volts.
  • An emitter of the input stage 802 may be coupled to a second voltage, VB, of about 8 volts.
  • the current source load 806 may be coupled to a collector ofthe input stage 802.
  • the column sense line 181 may then be coupled to the integration capacitor 810 where the integration capacitor 810 may be reset by reset switch 808.
  • Reset switch 808 may also be implemented as a lateral bipolar transistor. Lateral bipolar transistors are discussed in more detail in an article by Holman and Connelly entitled “A Compact Low Noise operational Amplifier for a 1.2 um Digital CMOS Technology," IEEE Journal of Solid State Circuits, Vol. 30, No. 6, June 1995.
  • FIG. 11 there shown is a block diagram of one particular example of a thermal stabilization apparatus for a microbolometer focal plane array as embodied in accordance with the present invention.
  • the apparatus comprises the microbolometer focal plane array 100 for providing temperature data from each of a plurality of microbolometers.
  • the data from FPA 100 may be processed to produce a gain corrected signal 621 from the gain/image correction controller 304.
  • the TE stabilizer loop adjustment 548 may comprise a means for determining an average signal 912 coupled to the gain corrected signal from the gain/image correction controller 304.
  • the means for determining an average signal 912 comprises a feedback signal output 906.
  • An average signal representative of the average temperature of the array of microbolometers is determined from the gain corrected signal so as to generate a feedback signal on the feedback signal output 906.
  • the feedback signal may advantageously be proportional to the average signal.
  • the TE stabilizer control 546 may comprise a means for generating a temperature control signal 902 including an input for accepting the feedback signal output 906.
  • the temperature control signal means 902 includes a temperature control output 904 for carrying a temperature control signal proportional to the feedback signal.
  • a thermal stabilizer 326 is in contact with the microbolometer focal plane array. The thermal stabilizer 326 has an input coupled to the temperature control output and responds to the temperature control signal to adjust the average temperature ofthe microbolometer focal plane array 100 as indicated by coupling 910.
  • the thermal electric stabilizer 326 may advantageously comprise a thermoelectric cooler.
  • the means for determining an average signal 912 may advantageously comprise a microprocessor or be executed as a computer program carried out in the controller 318.
  • the temperature control signal generating means 902 may comprise a conventional power amplifier.
  • the average signal determining means may be coupled to receive data from each microbolometer in the FPA or from a selected portion of microbolometers in the array.
  • the method and apparatus ofthe invention for the first time exploits the temperature sensitivity ofthe FPA bolometer elements to stabilize the array itself at the average temperature ofthe bolometer elements in the array.
  • the method ofthe invention provides a computer controlled method for thermal stabilization of a microbolometer focal plane array wherein each process step is implemented in response to a computer generated command.
  • the computer controlled method comprises the steps of: A. reading out temperature data from each of a plurality of microbolometers in the microbolometer focal plane array;
  • the step of stabilizing the temperature comprises the step of adjusting the temperature of a thermal electric stabilizer coupled to the microbolometer focal plane array.
  • the TE stabilizer may keep the FPA temperature stable to within 100 microdegrees kelvin for the following parameters sensor resistance: 5K ⁇ ⁇ R ⁇ 20K ⁇ , and temperature coeff: -2%./deg. Kelvin.
  • a separate temperature sensor circuit may be implemented by placing the sensor into one leg of a differential bridge.
  • the two power leads to the bridge may be automatically switched so that differential measurements may be taken with the bridge powered both ways to cancel out any drift in a dc driving source.
  • the bridge resistors have a value R, equal to the resistance ofthe sensor. To obtain an absolute temperature accurate to within 1 degree kelvin, for the temperature coefficient of -2%/deg. K, the value of R must be accurate to within 2%. For the given range of sensor resistance, there may exist N total different values for the bridge
  • each sensor must be measured to select the appropriate resistors for assembly.
  • the voltage difference across the bridge for a driving voltage of 12 volts will be approximately 6 ⁇ v for a lOO ⁇ deg. change in temperature.
  • This voltage will then be amplified by approximately 100,000 and sampled by an analog-to-digital converter for input to the background processor.
  • the processor may be used to control the power drive circuits for the TE stabilizer.
  • FIG. 12 is an overall schematic block diagram of the analog-to-digital converter of the invention.
  • Analog input signal 1015 the analog signal to be converted, is connected to one input of an unclocked analog comparator 1020.
  • the other input of the comparator 1020 is connected to an analog ramp signal 1018.
  • Analog waveform generator 1030 generates the analog ramp signal 1018. When the analog ramp signal 1018 substantially equals the analog input signal 1015, the comparator generates output signal 1021.
  • the comparator output signal 1021 is connected to a control input of a metastability resolving circuit 1035.
  • Synchronized with the analog waveform generator 1030 is a Gray code generator 1045 that generates a digital Gray code on a digital Gray code bus 1062.
  • the digital Gray code bus 1062 is connected to a data input ofthe metastability resolving circuit 1035.
  • the metastability resolving circuit 1035 stores the states ofthe digital Gray code on bus 1062 in response to an active state ofthe comparator output signal 1021.
  • the digital output signal 1047 of the metastability resolving circuit 1035 is a digital representation ofthe magnitude ofthe analog input signal 1015 when the magnitude ofthe analog ramp signal 1018 equals the magnitude ofthe analog input signal 1015.
  • Comparator output signal 1021 is connected to the control input of an N-Bit data latch 1011.
  • N is the number of bits of resolution that the analog signal 1015 is digitized (converted) into by the analog-to-digital converter. N can be any number and is typically between eight and sixteen for most applications.
  • the N-bit data latch 1 1 data input is connected to the digital Gray code bus 1062 from the Gray code generator 1045.
  • the data latched by the N-bit data latch 1011 (which is a code generated by Gray code generator 1045) is provided on line 1017 to N-bit flip-flop 1019.
  • N-bit flip-flop 1019 resolves the metastability ofthe system by storing the data on line 1017 a predetermined time period after the N-bit data latch 1011 has stored the state of the Gray code generator 1045.
  • the digital output 1047 is provided as described above.
  • FIG. 14 illustrates a schematic block diagram of analog waveform generator 1030 illustrated in FIG. 12.
  • Operational amplifier 1032 provides the analog ramp signal 1018 by providing an output signal to integration capacitor 1028.
  • RESET signal 1034 is generated by timing circuit 1033 and activates switch 1028 A to discharge capacitor 1028 when a new conversion is to be initiated.
  • One input 1039 of operational amplifier 1032 is connected to a RAMP_BIAS signal and a second input 1023 is connected to the output of a programmable current source 1031.
  • Programmable current source 1031 is controlled by operational transconductance amplifier 1027.
  • Amplifier 1027 has a first input connected to the analog ramp signal 1018.
  • a second input of amplifier 1027 is connected to a ramp reference voltage RAMP_REF.
  • a third input of amplifier 1027 is connected to the output of ramp adjust circuit 1029.
  • the starting voltage ofthe analog ramp is adjustable by changing the RAMP BIAS voltage.
  • the slope ofthe analog ramp signal 1018 is controlled by amplifier 1027.
  • ramp adjust circuit 1029 By changing the output of programmable current source 1031 in response to a current signal 1027 A from transconductance amplifier 1027, the slope ofthe analog ramp signal 1018 can be changed.
  • ramp adjust circuit 1029 In response to control signal 1033A from timing circuit 1033, issued just before ramp signal 1018 is to terminate, ramp adjust circuit 1029, via control signal 1029A, turns amplifier 1027 on to sample the difference between the RAMP_REF voltage and the voltage of analog ramp signal 1018.
  • Transconductance amplifier 1027 converts this voltage difference to a current 1027A that is used to control programmable current source 1031.
  • timing circuit 1033 via control signal 1033A, turns amplifier 1027 off to open the feedback loop, issues RESET signal 1034 to discharge capacitor 1028 using switch 1028A, and then opens switch 1028 A to begin another integration cycle.
  • FIG. 15 is a schematic block diagram of parallel analog-to- digital converters 1010A and 1010B. Only two converters are shown for clarity; there could be m number of converters in an array. In one preferred embodiment there are 328 converters in an array.
  • Each analog-to-digital converter is connected to the digital Gray code bus 1062 and an output bus 1057.
  • the digital Gray code bus 1062 is connected to each data input of the m data latches. For clarity, only the connections to data latches 1024A and 1024B are shown.
  • the data input of each data latch is driven by the gray code generator 1045.
  • the N-bit output bus 1057 is connected to the data output of each transfer latch (latches 1026A and 1026B being illustrated) and is read by multiplexer readout circuit 1059.
  • the analog signal on line 1015A is stored by capacitor 1023 A until sampling switch 1012A is closed, thereby transferring the charge to capacitor 1016A.
  • Capacitor 1016A integrates the analog signal 1015A until switch 1012A is opened. After a predete ⁇ nined time interval has passed, switch 1012A is opened and switch 1025 A is closed, thus resetting capacitor 1023 A at the start of each conversion period.
  • any charge transfer device or circuit may be used to transfer the signal to be compared.
  • the sampled signal 1014A is compared to an analog ramp signal 1018 by comparator 1020A.
  • the output 1022A of the comparator 1020A activates latch 1024A.
  • the output ofthe comparator 1020A is connected to the enable input of latch 1024A.
  • the latch 1024A connected to digital Gray code bus 1062, stores the state ofthe gray code count at the time the analog ramp signal 1018 equals the sampled signal 1014A in response to comparator output signal 1022A.
  • the output of latch 1024A is provided to a transfer latch 1026A.
  • Output control shift register 1054 connected to transfer latches 1026A and 1026B, selects the output of a particular analog-to-digital converter from the array of converters.
  • each transfer latch is connected to sense amplifier 1053 via N-bit output bus 1057, part of multiplexer readout circuit 1059. Only one transfer latch is active and supplying an output to bus 1057 at any one time.
  • the output control register 1054 is synchronized with input clock 1068.
  • Multiplexer readout circuit 1059 will now be described.
  • each ofthe circuit blocks in multiplexer readout circuit 1059 is N-bits wide to accommodate the number of bits from each transfer latch.
  • the output of sense amplifier 1053 is connected to the input of input register 1055 which is clocked by input clock 1068.
  • Input register 1055 latches the data on N-bit output bus 1057 from whichever N-bit transfer latch has been enabled by output control shift register 1054.
  • the output of register 1055 is connected to the input of a metastability resolving register 1036 that is also clocked by input clock 1068.
  • Metastability resolving register 1036 is clocked so that one full clock cycle after the state of N-bit output bus 1057 has been latched into input register 1055, the data from input register 1055 is provided to the input of metastability resolving register 1036.
  • Register 1036 resolves the metastability ofthe conversion that may have arisen when the digital signal on bus 1062 was latched by output signal 1022A from analog comparator 1020A. Circuit analysis of this latch train arrangement has indicated that the metastability ofthe system is improved by a factor of at least 2 30 by the addition of metastability resolving register 1036.
  • the output ofthe metastability resolving register 1036 is connected to a Gray code decoder 1038 that converts the Gray code signal to a standard binary signal.
  • the Gray code decoder 1038 may use an exclusive-ORing (XORing) process in which the output of each latch in the metastability resolving register 1036 is exclusive-ORed (XORed) with an adjacent bit that has in turn been exclusive-ORed with another bit, and so on.
  • the standard binary N-bit code output by Gray code decoder 1038 is provided to the data input of N-bit output register 1071, which latches the output value in response to input clock 1068.
  • the output of output register 1071 is provided to N output drivers 1073 that provide the N-bit converted binary output signal 1047.
  • Input clock 1068 is also provided to a clock multiplying phase locked loop circuit 1050 that generates a high speed clock 1064.
  • the clock multiplier is a 12x clock multiplier.
  • input clock 1068 is a 7 MHZ nominal clock and clock multiplier 1050 increases this by a factor of 12 to 84 MHZ.
  • Gray code generator 1045 will now be described.
  • the digital Gray code on bus 1062 which in one embodiment of the invention is an N-bit binary gray code, is generated by concatenation of three bit streams: a least significant bit 1060, a next-to-least significant bit 1058 and a N-2 bit gray code word 1056.
  • the high speed clock 1064 clocks an N-2 bit synchronous binary counter 1048.
  • the N-2 bit synchronous counter 1048 provides an output signal to an N-2 bit Gray code encoder 1046.
  • the Gray code encoder provides the N-2 most significant bits 1056 ofthe digital Gray code on bus 1062.
  • Gray code encoder 1046 provides a Gray code by XORing each bit output by counter 1048 with an adjacent output bit.
  • the high speed clock 1064 and the N-2 bit synchronous counter's least significant bit 1049 is connected to a negative edge triggered flip-flop 1044.
  • the negative edge triggered flip-flop 1044 provides the next to least significant bit signal, LSB+1 1058, as part ofthe digital Gray code on bus 1062.
  • the high speed clock 1064 is also connected to a 90° analog phase shifter 1042.
  • the 90° phase shifter 1042 generates the least significant bit signal, LSB 1060, as part of the digital Gray code on bus 1062 by shifting the high speed clock 1064 by 90°.
  • N is equal to 13 bits
  • synchronous counter 1048 and Gray code encoder 1046 provide the 1 1 most significant bits on Gray code bus 1062.
  • a 12th bit (LSB+1) is supplied by dividing a 75 (approximately) MHZ clock by two and then latching it with the falling edge of the 75 MHZ clock in flip-flop 1044.
  • the 13th bit (LSB) is generated by delaying the 75 MHZ clock by precisely 90°, ' ⁇ of a complete clock cycle, in closed loop phase shifter 1042. This type of phase shifter is sometimes referred to as a delay locked loop.
  • Clock multiplier 1050 includes a phase detector 10100 that detects a difference in phase between input clock 1068 and a frequency divided version of high speed clock 1064 on line 102.
  • the output 10104 of phase detector 10100 is used to control a frequency multiplying voltage controlled oscillator (VCO) 10106.
  • VCO 10106 increases the frequency of input clock 1068 by a predetermined factor. In one example, VCO 10106 increases the frequency of input clock 1068 by a factor of 12 to produce high speed clock 1064.
  • the output 10108 of VCO 10106 is provided to a "squaring" circuit 101 10.
  • squaring circuit 101 10 The function of squaring circuit 101 10 is to shape the output signal 10112 so that high speed clock 1064 has a fifty percent duty cycle, i.e., a "square" output.
  • High speed clock 1064 is also provided to a divide by n circuit 10114 that divides the frequency by a factor n so that the frequency ofthe clock signal delivered on line 10102 is equal to the frequency of input clock 1068.
  • VCO 10106 may include a ring oscillator.
  • FIG. 17 figure is a schematic block diagram of the 90° analog phase shifter 1042 illustrated in FIG. 15.
  • High speed clock 1064 and its complement from clock multiplier 1050 are connected to the first and second clocking inputs of a four input exclusive or (XOR) gate 1080.
  • XOR gate 1080 includes an output coupled to the inverting input of a high gain integrating amplifier 1082.
  • Amplifier 1082 outputs a control signal 1083 which is coupled to a control input of a voltage controlled delay circuit 1078.
  • the voltage controlled delay circuit 1078 also receives a clocking signal from the high speed clock 1064.
  • the high gain of amplifier 1082 ensures that the delay is always 90° even in the presence of variations in component values and clock frequency.
  • the voltage controlled delay circuit 1078 outputs a delayed signal in response to the control signal 1083 and clock 1064 to a "squaring" circuit 1077.
  • Squaring circuit 1077 shapes the delayed signal so that it is symmetrical and has a fifty percent duty cycle (i.e., a "square" output) and outputs a signal to the input of line driver inverter 1075.
  • Squaring circuit 1077 is similar to squaring circuit 10110, previously described.
  • Line driver inverter 1075 outputs a first line driver inverter signal 1075 A and a second line driver inverter signal 1075B to third and fourth inputs ofthe four input exclusive OR gate 1080.
  • the first and second line driver inverter signals are also coupled to first and second inputs of a delay matching circuit 1081.
  • Signals 1075 A and 1075B comprise a complementary delayed clock.
  • Delay matching circuit 1081 ensures that the delay experienced by each signal 1075 A and 1075B is the same, so that the signals remain in the proper phase relationship with each other.
  • the delay matching circuit 1081 outputs LSB 1060.
  • FIG. 18 is a schematic block diagram of an alternate embodiment ofthe circuit of FIG. 15. In the circuit of FIG. 18, the 90° phase shifter 1042 of FIG. 15 has been eliminated. In addition, clock multiplier 1050 has been modified so as to provide LSB 1060 directly. In all other respects, the operation of FIG. 18 is the same as already described in connection with FIG. 15.
  • FIG. 19 figure is a schematic block diagram ofthe clock multiplier 1050 of FIG. 18.
  • input clock 1068 is provided to a phase detector 10100 that provides a control signal 10104, in response to input clock 1068 and signal 10102, to a voltage controlled oscillator 10120.
  • VCO 10120 also multiplies the output frequency provided on line 10108 to squaring circuit 10110 in order to generate high speed clock 1064 on line 101 12.
  • the output of squaring circuit 101 10 on line 101 12 is additionally provided to divide by n circuit 101 14 that delivers control signal 10102 in the same manner as described in connection with FIG. 16.
  • VCO 10120 also provides a second output 10122 that is phase shifted 90° with respect to output 10108 and then provided to another squaring circuit 10110.
  • Squaring circuit 10110 operates in the manner described in connection with FIG. 16 to provide a "square" output for the LSB 1060 on line 10124.
  • VCO 10120 provides two outputs 10108, 10122 that are 90° out of phase from each other.
  • VCO 10120 is a ring oscillator formed from an odd number of inverter stages connected in a loop.
  • VCO 10120 includes inverters 10126, 10128, 10130, 10132, and 10134.
  • Changing the frequency is accomplished by changing the power supply voltage ofthe inverter chain, thus changing time t.
  • the propagation delay increases as the supply voltage is decreased.
  • phase/stage 180/ ⁇
  • the phase shift per stage is 36°.
  • a tap two stages away from the main output will have a 72° phase shift, while a tap three stages away from the main output will have a 108° phase shift. If all of the inverters are identical, then a 90° phase shift is not possible.
  • the delay through the inverter depends upon a number of factors, including the size and shape of the component transistors and the amount of capacitive loading on its output. Adjusting any of these factors to increase the propagation delay of one of the inverters with respect to the remaining inverters in the ring can be used to provide the required 90° phase shift.
  • the propagation delay of inverter 10130 is adjusted by adding two transistors 10138 and 10140 that are biased so as to always be in the on state. This increases the propagation delay through invertor 10130 so that the total delay through inverters 10134, 10126, and 10128 is about the same as the delay through modified inverter 10130 and inverter 10132. If the delay through inverters 10134, 10136, and 10128 is the same as the delay through modified inverter 10130 and inverter 10132, then there is exactly a 90° phase shift between outputs 10108 and 10122.
  • FIG. 21 figure is a schematic circuit diagram of squaring circuit 10110 illustrated in FIGS. 16 and 19.
  • Squaring circuit 1077 in FIG. 17 also operates in the same manner as squaring circuit 10110.
  • VCO 10120 As illustrated in FIG. 21, the output of VCO 10120 is provided to squaring circuit 10110. Obviously, in the case ofthe circuit illustrated in FIG. 19, two squaring circuits are provided, one for each output of VCO 10120.
  • VCO 10120 operates at a reduced voltage compared to the rest ofthe circuitry and therefore outputs 10108 and 10122 need to be translated to the higher voltage level ofthe rest ofthe circuits.
  • the propagation delay generally will not be the same for the rising and falling edges of the output signal and therefore the output of the level translator circuit will not be symmetrical, i.e., have a "square" output or fifty percent duty cycle, even though the signals internal to the ring oscillator are symmetric.
  • Circuit 10110 thus inco ⁇ orates the level translator into a closed loop feedback circuit that adjusts the input threshold as needed to maintain the symmetry of the output signal.
  • the level shifter includes transistors 10150 and 10152, and inverters 10154 and 10156.
  • Two current source transistors 10158 and 10160 are controlled by voltages VMINUS and VPLUS.
  • the voltages VMINUS and VPLUS are supplied by current mirror 10162 and control the amount of current delivered by the transistors 10158 and 10160.
  • a feedback loop of signal 101 12 or 10124 is provided through transistors 10158, 10160, transistor 10164, to level shifting transistors 10150 and 10152. If the waveform of output signal 10112 or 10124 becomes asymmetrical, i.e., not "square", transistors 10158, 10160 respond by changing the gate voltage on the input stage current source transistor 10150 in a direction that reestablishes symmetry ofthe output. Additionally, transistor 10164, used as a capacitor, filters out any ripple voltage and sets the response time ofthe feedback loop.
  • FIG. 22 is a timing diagram ofthe LSB 1060 and LSB+1 1058.
  • the timing diagram of FIG. 22 illustrates the operation of either the circuit of FIG. 15 or the circuit of FIG. 18.
  • the high speed clock 1064 transitions from low to high at time 3.
  • the least significant bit 1049 ofthe N-2 bit binary counter 1048 transitions on the low to high transition of the high speed clock 1064.
  • the LSB 1060 derived from the high speed clock 1064. transitions high at time 5 and low at time 9.
  • the N-2 most significant bits 1056 ofthe Gray encoded signal transition only at time 3 while the LSB 1060 and LSB+1058 signals do not change at time 3. At times 2, 5, 7, and 9 only one of these signals changes at a time, thus meeting the Gray code requirement of having only a single bit change when there is a change in the count.
  • an external high speed clock could be used to control counter 1048, flip-flop 1044, and 90° phase shifter 1042.
  • the Gray code least significant bit frequency may be equal to the frequency of the clock that is used to control the circuit. This means that the least significant bit frequency may be equal to the maximum toggle frequency for the flip-flop.
  • the master clock frequency is four times the frequency of the least significant bit ofthe Gray code.
  • the frequency ofthe least significant bit of the Gray code can be equal to the clock frequency. Therefore, the clock frequency is only limited by the inherent frequency limitations ofthe clock counter circuitry itself. This allows for higher conversion rates then conventionally achievable.
  • this frequency limit is about 150 MHZ, and about 500 MHZ at 80°K.
  • this frequency limit is about 500 MHZ at room temperature, and may be more than 1 Ghz at 80°K.
  • a 72 MHZ master clock generates a Gray code with 3.5 ns resolution which allows a 13 bit conversion in 30 ⁇ s.
  • a 500 MHZ master clock generates a Gray code with 500 ps resolution, allowing a 16 bit conversion in 33 ⁇ s or 12 bits in 2 ⁇ s. With several hundred of these converters on one chip, the total conversion rate may be on the order of 100 MHZ.
  • the estimated power is less than 50 ⁇ w per channel.
  • the present invention allows the relatively slow single slope method of analog-to-digital conversion, when a array of such converters are used on a single chip, to provide relatively high conversion rates, while consuming low amounts of power.
  • the simple design of single slope analog-to-digital converters saves power and allows integration of a large number of these converters on a single integrated circuit, particularly when using CMOS technology.
  • a Gray code count is used as the digital signal to be stored when the comparator is activated because, by definition, only one bit changes for each increment ofthe code. Since only one ofthe Gray coded bits can be in the process of changing when the latch is enabled, only one ofthe sampled bits can exhibit metastability, and the resultant code will be uncertain by only one least significant bit. This is in contrast to the case when a standard binary code is used as the digital signal to be stored. Since more than one bit may be changing for each increment ofthe code, a number ofthe sampled bits can exhibit metastability.
  • the use of a Gray code count also advantageously allows the metastability resolution to be determined at a point in the circuit where there is more time to complete it, thus reducing the power and speed requirements of the circuitry.
  • the metastability resolution can be postponed until after the multiplexing ofthe data when the data rate is considerably lower than the rate at which the data is provided by each analog-to-digital converter.
  • the metastability resolution might typically be provided when the binary code from a counter is clocked into the N-bit data latches. This might require the metastability resolution to be performed in a very short time interval at a relatively high clock rate.
  • the present invention can accomplish this function using a significantly lower clock rate, which reduces the power and speed requirements ofthe circuitry.
  • a 75 MHZ (approximately) clock may be used to generate the Gray code.
  • This 75 MHZ clock is generated from a 6 MHZ (approximately) input clock.
  • the 75 MHZ clock is used only for the analog-to-digital conversion; the 6 MHZ clock is used for all other functions of the integrated circuit.
  • By using an array of 328 converters a conversion is completed in approximately 30 microseconds with a resolution of 13 bits.
  • a conventional approach requires a master clock frequency of approximately 300 MHZ, which is higher than the capability of, for example, a conventional 2 micron CMOS process.
  • the use of a gray code allows the metastability resolution to be performed at a rate of 6 MHZ on 13 bits rather than 300 MHZ on 328 comparators.
  • the invention also provides a method of converting the analog signals from an array of analog-to-digital converters with a high effective clock rate, and increased resolution.
  • a multitude of input signals, one for each converter, are sampled and held. Signals are formed by integrating the current from an analog source. This signal is held constant on a capacitor for the duration of the conversion process.
  • an analog ramp and a digital counter are simultaneously started.
  • a comparator circuit compares the voltage ofthe ramp with the sampled and held voltage. When the two are equal, the output ofthe comparator changes state and causes the value ofthe digital counter to be stored in an N bit latch.
  • the values stored in the array of latches, which are a digital representation ofthe various input voltages are transferred in parallel to another array of latches. Then a new set of conversions can be performed while the results of the previous conversions are multiplexed to form a digital output signal.
  • the digital counter and ramp generator are common to all converters.
  • Each converter itself needs only a sample and hold, a comparator, and an array of digital latches.
  • the circuits ofthe present invention may be monolithically integrated in semiconductor form using convention CMOS technology.

Landscapes

  • Engineering & Computer Science (AREA)
  • Multimedia (AREA)
  • Signal Processing (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Spectroscopy & Molecular Physics (AREA)
  • Photometry And Measurement Of Optical Pulse Characteristics (AREA)
  • Radiation Pyrometers (AREA)
  • Solid State Image Pick-Up Elements (AREA)
  • Transforming Light Signals Into Electric Signals (AREA)
EP96936912A 1995-10-24 1996-10-24 Ungekühlter brennebenenmatrixsensor Withdrawn EP0857296A1 (de)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US547344 1983-10-31
US54734495A 1995-10-24 1995-10-24
PCT/US1996/017028 WO1997015813A1 (en) 1995-10-24 1996-10-24 Uncooled focal plane array sensor

Publications (1)

Publication Number Publication Date
EP0857296A1 true EP0857296A1 (de) 1998-08-12

Family

ID=24184289

Family Applications (1)

Application Number Title Priority Date Filing Date
EP96936912A Withdrawn EP0857296A1 (de) 1995-10-24 1996-10-24 Ungekühlter brennebenenmatrixsensor

Country Status (5)

Country Link
EP (1) EP0857296A1 (de)
JP (1) JP3839486B2 (de)
AU (1) AU7471296A (de)
IL (1) IL124159A (de)
WO (1) WO1997015813A1 (de)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8661748B2 (en) 2012-02-02 2014-03-04 David B. P. Lewenz Ballasted roof and ground mounted solar panel racking system

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6521892B2 (en) 1998-10-09 2003-02-18 Thomson-Csf Optronics Canada Inc. Uncooled driver viewer enhancement system
US6433333B1 (en) * 2000-03-03 2002-08-13 Drs Sensors & Targeting Systems, Inc. Infrared sensor temperature compensated response and offset correction
DE102005010986B4 (de) * 2005-03-03 2007-05-10 Carl Zeiss Optronics Gmbh Verfahren und Vorrichtung zum Aufnehmen eines Wärmebildes
US9684153B2 (en) 2014-04-03 2017-06-20 Seek Thermal, Inc. System and method for producing an aperture on an optical element of an infrared optical system
DE102014108971B4 (de) * 2014-06-26 2020-08-13 Technische Universität Dresden Kalibrierverfahren und Korrekturverfahren für ein verschlussloses Infrarotkamerasystem und selbiges
DE102018200215A1 (de) * 2018-01-09 2018-06-07 Carl Zeiss Smt Gmbh Sensoreinrichtung
JP7147468B2 (ja) * 2018-10-26 2022-10-05 富士通株式会社 赤外線検出器の読み出し回路及びその検査方法

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0630510B1 (de) * 1992-03-09 1999-12-08 The Commonwealth Of Australia Infraroteindringsensor
JP3261617B2 (ja) * 1992-06-19 2002-03-04 ハネウエル・インコーポレーテッド 赤外線カメラ
US5532484A (en) * 1994-09-09 1996-07-02 Texas Instruments Incorporated Defective pixel signal substitution in thermal imaging systems

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See references of WO9715813A1 *

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8661748B2 (en) 2012-02-02 2014-03-04 David B. P. Lewenz Ballasted roof and ground mounted solar panel racking system

Also Published As

Publication number Publication date
IL124159A (en) 2003-10-31
WO1997015813A1 (en) 1997-05-01
JPH11514084A (ja) 1999-11-30
AU7471296A (en) 1997-05-15
JP3839486B2 (ja) 2006-11-01

Similar Documents

Publication Publication Date Title
US6791610B1 (en) Uncooled focal plane array sensor
US6249002B1 (en) Bolometric focal plane array
US6274869B1 (en) Digital offset corrector
Kruse Uncooled thermal imaging: arrays, systems, and applications
USRE40249E1 (en) Infrared imaging system employing on-focal plane nonuniformity correction
EP0534769B1 (de) Lese-System und Verfahren für Infrarotdetektoranordnungen
US5196703A (en) Readout system and process for IR detector arrays
JP3226859B2 (ja) 撮像装置
US20230269502A1 (en) Interface circuit for photodetectors providing full-frame integration and pixel-level digitization
Murphy et al. High-sensitivity 25-micron microbolometer FPAs
JP3839486B2 (ja) 非冷却焦点面配列センサ
EP0835586B1 (de) Digitale offsetkorrektur für mikrobolometermatrix
Cannata et al. Very wide dynamic range SWIR sensors for very low background applications
JP3578037B2 (ja) 半導体装置及びその制御方法
EP0870330B1 (de) Bolometrische bildebenenanordnung
Estrada et al. Si: As IBC IR focal plane arrays for ground-based and space-based astronomy
Howard et al. DRS U6000 640x480 VOx uncooled IR focal plane
KR101804860B1 (ko) 적외선 검출기
Park et al. An uncooled microbolometer infrared imager with a shutter-based successive-approximation calibration loop
US11350054B2 (en) Dual gain imaging digital pixel memory
Perenzoni et al. A 160× 120-pixel uncooled IR-FPA readout integrated circuit with on-chip non-uniformity compensation
Murphy et al. High-sensitivity 25-um microbolometer FPAs
US6040577A (en) Chopperless operation of a thermal infrared radiation sensor system by application of heat pulses to thermally isolated pixel sensor elements
Murphy et al. High-sensitivity (25-um pitch) microbolometer FPAs
Egashira et al. Infrared sensor module using uncooled 320× 240/640× 480 detector

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

17P Request for examination filed

Effective date: 19980518

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): DE FR GB

17Q First examination report despatched

Effective date: 20011005

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN

18D Application deemed to be withdrawn

Effective date: 20110125