EP0832486A1 - Nonvolatile memory blocking architecture and redundancy - Google Patents
Nonvolatile memory blocking architecture and redundancyInfo
- Publication number
- EP0832486A1 EP0832486A1 EP96913139A EP96913139A EP0832486A1 EP 0832486 A1 EP0832486 A1 EP 0832486A1 EP 96913139 A EP96913139 A EP 96913139A EP 96913139 A EP96913139 A EP 96913139A EP 0832486 A1 EP0832486 A1 EP 0832486A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- block
- local
- lines
- global
- decoder
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/70—Masking faults in memories by using spares or by reconfiguring
- G11C29/78—Masking faults in memories by using spares or by reconfiguring using programmable devices
- G11C29/80—Masking faults in memories by using spares or by reconfiguring using programmable devices with improved layout
- G11C29/808—Masking faults in memories by using spares or by reconfiguring using programmable devices with improved layout using a flexible replacement scheme
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/08—Address circuits; Decoders; Word-line control circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/70—Masking faults in memories by using spares or by reconfiguring
- G11C29/78—Masking faults in memories by using spares or by reconfiguring using programmable devices
- G11C29/80—Masking faults in memories by using spares or by reconfiguring using programmable devices with improved layout
- G11C29/816—Masking faults in memories by using spares or by reconfiguring using programmable devices with improved layout for an application-specific layout
- G11C29/82—Masking faults in memories by using spares or by reconfiguring using programmable devices with improved layout for an application-specific layout for EEPROMs
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/12—Group selection circuits, e.g. for memory block selection, chip selection, array selection
Definitions
- the present invention pertains to the field of computer memories. More particularly, this invention relates to a blocked electrically erasable and programmable nonvolatile memory incorporating local decoders for blocks and redundant blocks such that when one block is found defective, the defective block does not affect other blocks and can be replaced with a redundant block.
- flash EPROM flash Erasable and electrically Programmable Read-Only Memory
- the flash EPROM can have a blocked architecture by grouping a number of columns into one block.
- the flash EPROM can be programmed by a user. Once programmed, the flash EPROM retains its data until erased by electrical erasure. A high erasing voltage is made available to the sources of all the cells in a memory block simultaneously. This results in a block erasure.
- the flash EPROM can also have a full array erasure by applying the erasing voltage to the sources of all memory cells of the flash EPROM simultaneously. The erased block or array of the flash EPROM can then be reprogrammed with new data.
- One type of prior art flash EPROM typically includes redundant memory cells.
- the redundant memory cells are used to replace defective cells of the main memory array.
- Figure 1 shows one prior art redundancy scheme for a flash EPROM.
- flash EPROM 10 includes a main memory 11 that is organized into a number of memory blocks BLOCKO through BLOCKn. Each block includes word lines and bit lines. The bit lines of a block extend only within the block while the word lines are shared by all the blocks.
- the array configuration of each block of memory array 11 is shown in Figure 2. As shown in Figure 2, a block 25 of memory array 11 includes bit lines 21 a and 21 b and word lines 22a and 22b. Block 25 represents the array configuration of each of blocks BLOCKO through BLOCKn. Word lines 22a and 22b extend beyond block 25 and bit lines 21 a and 21 b only extend within block 25.
- Memory cells 25a and 25c have their control gates connected to word line 22a and memory cells 25b and 25d have their control gates connected to word line 22b.
- the drains of cells 25a and 25b are connected to bit line 21a and the drains of cells 25c and 25d are connected to bit line 21 b.
- the sources of cells 25a-25d are all connected to a source line 23.
- each block of memory array 1 1 also includes a number of redundant columns.
- BLOCKO has redundant columns 12
- BLOCKn has redundant columns 12n.
- Each of the redundant columns within a block can replace one defective column within that block.
- memory array 11 includes redundant rows 13. When rows of memory array 11 are found defective, redundant rows 13 are used to replace the defective row.
- the flash EPROM has to be discarded.
- the number of the discarded flash EPROM chips typically affects the overall cost of fabricating the flash EPROM.
- the overall fabrication cost of the flash EPROM increases accordingly.
- One of the features of the present invention allows (1 ) a redundant block of a nonvolatile memory to replace a defective block of the memory and (2) the defective block not to affect other blocks of the memory.
- a nonvolatile memory includes a global line.
- a plurality of blocks and a redundant block are also included in the memory, each block having a plurality of local lines coupled to a plurality of memory cells and a decoder coupled to the global line and the local lines for selecting one of the local lines to be coupled to the global line when enabled and for isolating the local lines from the global line when disabled such that when one of the blocks is found to be a defective block, the defective block does not affect the global line and can be replaced by the redundant block.
- a nonvolatile memory includes a global line.
- a plurality of blocks and a redundant block are provided, each having (1 ) a local decoder coupled to the global line and (2) a plurality of local lines coupled to a plurality of memory cells and the local decoder.
- the local decoder of a selected block decodes an address to connect the global line to a selected local line of the local lines while the local decoder of each of the unselected blocks does not connect the global line to any local line within each of the unselected blocks such that when one of the blocks is found defective, the defective block can be replaced by the redundant block without affecting other blocks.
- Figure 1 shows a prior art redundancy arrangement of a flash EPROM having a number of memory blocks
- Figure 2 shows a defect within one of the blocks of the flash EPROM of Figure 1 ;
- FIG. 3 is a block diagram of a flash EPROM that employs one embodiment of the present invention.
- Figure 4 illustrates one array configuration of the flash EPROM of Figure 3 with the local decoders
- Figure 5 illustrates another array configuration of the flash EPROM of Figure 3 with the local decoders.
- FIG. 3 is a block diagram of the circuitry of flash EPROM 30, which implements an embodiment of the present invention.
- Flash EPROM 30 includes a memory array 31 , which is made up of floating gate flash EPROM cells that store data at addresses.
- memory array 31 stores 8 Mbits ("Megabits") of data.
- memory array 31 can be smaller than or larger than 8 Mbits.
- flash EPROM 30 can be other types of nonvolatile memories.
- flash EPROM 30 can simply be an EPROM ("Electrically Programmable Read-Only Memory").
- Flash EPROM 30 can be used in any kind of computer system or data processing system.
- the computer system within which flash EPROM 30 is used can be a personal computer, a notebook, a laptop, a personal assistant/communicator, a minicomputer, a workstation, a mainframe, a multiprocessor computer, or any other type of computer system.
- the system in which flash EPROM 30 is used can be a printer system, a cellular phone system, a digital answering system, or any other data storage system.
- flash EPROM 30 employs MOS circuitry and all the circuitry of flash EPROM 30 resides on a single semiconductor substrate.
- each memory cell of memory array 31 can store one bit of data at one time.
- each memory cell of memory array 31 can store multiple bits of data at one time.
- Memory array 31 is divided into a number of blocks BLOCKO through BLOCKn and a number of redundant blocks 34 through 34i.
- Each of blocks BLOCKO through BLOCKn includes a local decoder.
- block BLOCKO includes a local decoder 32
- block BLOCK1 includes a local decoder 33.
- each of redundant blocks 34 through 34i includes a redundant local decoder.
- redundant block 34 includes a redundant local decoder 35 and redundant block 34i includes a redundant local decoder 35i.
- Each block of blocks BLOCKO through BLOCKn and redundant blocks 34 through 34i includes a number of bit lines and local word lines (not shown in Figure 3).
- bit lines 43 through 43i extend only within BLOCKO and bit lines 45 through 45i extend only within block BLOCKn.
- Memory cells are placed at intersections of the local word lines and bit lines. All the bit lines of memory array 31 are connected to a Y gating circuit 42.
- memory array 31 can be constructed such that each of blocks BLOCKO through BLOCKn and redundant blocks 34-34i has a number of word lines and local bit lines. The word lines only external within the block and the local bit lines only extend within the block. The local bit lines of a block are connected to a local decoder of that block.
- memory array 31 includes a number of global bit lines that extend through all the blocks of memory array 31. The global bit lines are connected to the local decoder of each of the blocks. The global bit lines are then connected to Y decoder 39 via Y gating circuit 42.
- Figure 3 does not show the local word lines within each of the blocks of memory array 31.
- Figure 4 shows one array configuration of each block of memory array 31 , including local decoder and local word lines, which will be described in more detail below.
- Figure 5 shows another array configuration of each block of memory array 31 , including local decoder and local word lines, which will also be described in more detail below.
- blocks 61 and 62 can be any two adjacent blocks BLOCKO-BLOCKn and redundant blocks 34-34i of memory array 31 of Figure 3.
- each of blocks 61 and 62 includes one of local decoders 63 and 64.
- Global word lines 48 through 48n are connected to each of local decoders 63 and 64.
- Block 61 includes bit lines 70 through 70m and local word lines 71 through 71 n.
- Block 62 includes bit lines 80 through 80m and local word lines 81 through 81 n.
- Block 61 includes a common source line 73 and block 62 includes a common source line 83.
- Each of common source lines 73 and 83 is connected to an erasure switch of erasure switches 36 ( Figure 3).
- each of blocks 61-62 includes a number of flash EPROM cells arranged at the intersections of the bit lines and local word lines of that block.
- Figure 4 shows cells 74a through 75c for block 61 and cells 84a through 85c for block 62.
- Each cell in one block has its drain connected to one bit line, it control gate connected to one local word line and its source connected to the common source line of that block.
- cell 74a has its drain connected to bit line 70, its control gate connected to local word line 71 , and its source connected to source line 73.
- Bit lines 70-70m and 80-80m are then connected to Y gating circuit 42 ( Figure 3).
- Each of the local word lines within one block are connected to the local decoder of that block.
- local word lines 71 -71 n are connected to local decoder 63 of block 61 and local word lines 81 -81 n are connected to local decoder 64 of block 62.
- each of decoders 63-64 includes a number of one-to-one decoders, each being formed by a select transistor.
- local decoder 63 includes a number of select transistors 76 through 76n, each being connected between one of global word lines 48-48n and one of local word lines 71 -71 n.
- local decoder 64 includes a number of select transistors 86 through 86n, each being connected between one of global word lines 48-48n and one of local word lines 81-81 n. This indicates that each of decoders 63-64 can selectively connect global word lines 48-48n to the respective local word lines within the respective block.
- each of global word lines 48-48n is connected to its respective one of local word lines 81 -81 n.
- the select transistor of local decoder 64 also causes the corresponding local word line to be the selected word line. Because Figure 4 shows that each of local decoders 63 and 64 only includes one-to-one decoders, each of local decoders 63 and 64 does not receive any additional address bits from bus 43. In this case, bus 43 is not connected to local decoders 63-64.
- each of select transistors 76-76n of local decoder 63 is controlled to be on and off by a block select signal BSm applied on line 78.
- each of select transistors 86-86n of local decoder 64 is controlled to be on and off by a block select signal BSn applied on line 88.
- Lines 78 and 88 are connected to block decoder 37 ( Figure 3) to receive the respective block select signals BSm and BSn.
- each of local decoders 63-64 can include a number of two-to-four decoders, each being connected to two of global word lines 48-48n and four of the local word lines for decoding a select data received from the two global word lines to select one of the four local word lines.
- the block select signal for that local decoder is connected to each of the two-to-four decoders of the local decoder for enabling each of the two-to-four decoders.
- the local decoder of a block may be implemented by a number of three-to-eight decoders, each being connected to three of global word lines 48-48n and eight of the local word lines within that block.
- Figure 5 illustrates another embodiment of local decoders 32-32n and 35-35n of Figure 3.
- other types of decoding schemes may be used.
- each of the local word lines of a block of memory array 31 is formed by a continuous polysilicon strip that also forms the control gates of the flash EPROM cells along one row within that block.
- local word line 71 is formed by a polysilicon strip that also forms the control gate of each of flash EPROM cells 74a through 75a.
- local word line 81 n of block 62 is formed by a polysilicon strip that also forms the control gate of each of flash EPROM cells 84c through 85c.
- Each of global word lines 48-48n is formed by a second metal layer that is above a first metal layer that forms each of the bit lines of memory array 31. The first metal layers in a block are above the polysilicon strips that form the local word lines within that block.
- global word lines 48-48n are separated from each of the blocks of memory array 31 and do not disturb other blocks of memory array 31 when one block of memory array 31 is selected to be connected to global word lines 48-48n for a memory operation.
- select transistor 76 connects global word line 48 to local word line 71 of block 61 for a programming operation
- the high programming voltage Vpp applied on global word line 48 does not disturb memory cells 84a-85a of unselected block 62.
- the memory cells of the unselected blocks of memory array 31 do not experience any gate disturbance when a selected block undergoes the programming operation.
- block 62 can be used to replace block 61 by asserting the BSn block select signal whenever the BSm block select signal for block 61 should be asserted.
- array 31 is shown with another configuration for the local decoders.
- blocks 101 and 111 can be any two adjacent blocks of blocks BLOCKO-BLOCKn and redundant blocks 34-34i of Figure 3 and local decoders 100 and 110 can be any two local decoders 32-32i and 35-35i.
- Block 101 is connected to local decoder 100 and block 1 1 1 is connected to local decoder 110.
- Figure 5 only shows two global word lines 48 and 48i for illustration. As can be seen from Figure 5, each global word line is connected to a number of local word lines within a block via the local decoder.
- global word line 48 is connected to a number of local word lines 90 of block 101 via local decoder 100 and to a number of local word lines 92 of block 111 via local decoder 110.
- global word lines 48i is connected to a number of local word lines 91 of block 101 via local decoder 100 and to a number of local word lines 93 of block 111 via local decoder 110.
- Each local word line is connected to the control gates of a row of memory cells within one block.
- Decoder 100a is enabled by a block select signal BSm and decoder 110a is enabled by a block select signal BSn.
- each of decoders 100a and 110a is also connected to bus 43 of Figure 3 to receive a portion of an X address and global X decoder 38 receives the remaining portion of the X address.
- decoders 100a and 110a receive a number of the least significant bits of an X address and global X decoder 38 receives the remaining bits of the address.
- the BSm signal enables decoder 100a while the BSn signal disables decoder 110a. Decoder 100a then decodes the address bits received via bus 43 and selects one of select lines 109. For example, when decoder 100a selects select line 109a, AND gate 102 is therefore enabled to connect selected global word line 48 to local word line 90a. Although AND gate 105 is also enabled, AND gate 105 does not select the corresponding local word line because global word line 48i is not selected.
- decoder 1 10a is disabled and does not select any of select lines 1 19 such that all of AND gates 1 12-1 12n are blocked and none of local word lines 92 is connected to selected global word line 48.
- global word lines 48-48n are also connected to X decoder 38 of flash EPROM 30.
- X decoder 38 is the row decoder of memory array 31.
- X decoder 38 receives a row address from bus 43 to select one of global word lines 48-48n, or to generate a select data onto at least one of global word lines 48-48n.
- X decoder 38 does not select any local word line within each block of memory array 31.
- X decoder 38 selects a selected one of global word lines 48-48n for every address applied. For another embodiment, X decoder 38 generates a select data onto two or more of global word lines 48-48n for every address applied.
- Block decoder 37 selects a selected block for every block address applied. Block decoder 37 selects the selected block by enabling the local decoder of the selected block. Block decoder 37 does this by generating the appropriate one of the block select signals BSO-BSn. In addition, block decoder 37 can also enable one of redundant blocks 34-34i by enabling the respective redundant local decoder of that block with one of the block select signals RBSO-RBSi. Block decoder 37 is also connected to bus 43 for receiving the block address. For one embodiment, the block address of flash EPROM 30 is part of the column address received in Y decoder 39. Block decoder 37 outputs the block select signals BSO through BSn and RBSO through RBSi via a number of block select lines 49 through 49s. In addition, block select lines 49-49s are also connected to erasure switches 36.
- Each of block select signals BSO through BSn and RBSO through RBSi is applied to the local decoder of one of blocks BLOCKO-BLOCKn and redundant blocks 34-34L
- the block select BSO signal is applied to local decoder 32 and the block select RBSO signal is applied to redundant local decoder 35.
- the BSO signal is asserted by block decoder 37
- local decoder 32 is enabled to receive the select data from global word lines 48-48n to select one of the local word lines of block BLOCKO.
- redundant local decoder 35 is enabled to receive the select data from global word lines 48-48n to select one of the local word lines of redundant block 34.
- Flash EPROM 30 also includes a comparison logic 40 and CAM ("Content Addressable Memory”) sets 41 connected to comparison logic 40.
- CAM sets 41 include a number of sets of CAM cells, each acting as a storage to store data.
- each set of CAM sets 41 is fourteen bits wide and CAM sets 41 include eight CAM sets.
- the number of CAM sets 41 can be larger or smaller than eight and each CAM set can have more or fewer than fourteen bits.
- Each set of CAM sets 41 is used to activate a redundant block for replacing a defective block.
- a CAM set of CAM sets 41 When a CAM set of CAM sets 41 is used to activate a redundant block for replacing a defective block of blocks BLOCKO-BLOCKn, that CAM set stores the block address of the defective block and that of the redundant block for replacing the defective block. For example, if block BLOCK1 is found defective and needs to be replaced by redundant block 34i, the block address of block BLOCK1 and that of redundant block 34i are then stored in a CAM set of CAM sets 41. Whenever an address is applied to bus for addressing flash EPROM 30, that address is also applied to comparison logic 40.
- comparison logic 40 compares the incoming address with the block addresses of all the defective blocks that are stored in CAM sets 41. If the incoming address is directed to block BLOCK1 and block BLOCK1 is replaced by redundant block 30i (i.e., comparison logic 40 detects a match), comparison logic 40 causes block decoder 37 not to act on the incoming address. In addition, comparison logic 40 applies the block address of redundant block 34i to block decoder 37 such that redundant local decoder 35i instead of local decoder 33 is enabled. In addition, comparison logic 40 also causes Y decoder 39 to act on the block address of redundant block 34i instead of that of the incoming address. During erasure operation, because the Y address only contains the block address of a selected block, comparison logic 40 does not cause Y decoder 29 to act.
- block decoder 37 When block decoder 37 is controlled by comparison logic 40 to access redundant block 34i whenever block BLOCK1 is addressed, block decoder 37 asserts the block select RBSi signal and deasserts the block select BS1 signal. This can be done by any conventional means and circuitry. Comparison logic 40 can be any known comparison logic.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- For Increasing The Reliability Of Semiconductor Memories (AREA)
- Read Only Memory (AREA)
Abstract
Description
Claims
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/430,344 US5621690A (en) | 1995-04-28 | 1995-04-28 | Nonvolatile memory blocking architecture and redundancy |
US430344 | 1995-04-28 | ||
PCT/US1996/005748 WO1996034391A1 (en) | 1995-04-28 | 1996-04-25 | Nonvolatile memory blocking architecture and redundancy |
Publications (3)
Publication Number | Publication Date |
---|---|
EP0832486A1 true EP0832486A1 (en) | 1998-04-01 |
EP0832486A4 EP0832486A4 (en) | 1999-07-21 |
EP0832486B1 EP0832486B1 (en) | 2002-09-04 |
Family
ID=23707142
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP96913139A Expired - Lifetime EP0832486B1 (en) | 1995-04-28 | 1996-04-25 | Nonvolatile memory blocking architecture and redundancy |
Country Status (7)
Country | Link |
---|---|
US (1) | US5621690A (en) |
EP (1) | EP0832486B1 (en) |
KR (1) | KR100273927B1 (en) |
CN (1) | CN1119809C (en) |
AU (1) | AU5574296A (en) |
DE (1) | DE69623474T2 (en) |
WO (1) | WO1996034391A1 (en) |
Families Citing this family (97)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO1996041264A1 (en) * | 1995-06-07 | 1996-12-19 | International Business Machines Corporation | Static wordline redundancy memory device |
JPH09153294A (en) * | 1995-11-29 | 1997-06-10 | Nec Kyushu Ltd | Semiconductor memory device |
US5774396A (en) * | 1996-03-29 | 1998-06-30 | Aplus Integrated Circuits, Inc. | Flash memory with row redundancy |
US5838631A (en) | 1996-04-19 | 1998-11-17 | Integrated Device Technology, Inc. | Fully synchronous pipelined ram |
JPH09288614A (en) * | 1996-04-22 | 1997-11-04 | Mitsubishi Electric Corp | Semiconductor integrated circuit device, semiconductor storage device and control circuit therefor |
JPH09306189A (en) * | 1996-05-10 | 1997-11-28 | Mitsubishi Electric Corp | Non-volatile semiconductor memory |
JP2848339B2 (en) * | 1996-06-14 | 1999-01-20 | 日本電気株式会社 | Redundant decode circuit |
US5872736A (en) * | 1996-10-28 | 1999-02-16 | Micron Technology, Inc. | High speed input buffer |
US5917758A (en) | 1996-11-04 | 1999-06-29 | Micron Technology, Inc. | Adjustable output driver circuit |
JPH10144086A (en) * | 1996-11-14 | 1998-05-29 | Sharp Corp | Nonvolatile semiconductor memory |
US5949254A (en) * | 1996-11-26 | 1999-09-07 | Micron Technology, Inc. | Adjustable output driver circuit |
US6115318A (en) * | 1996-12-03 | 2000-09-05 | Micron Technology, Inc. | Clock vernier adjustment |
KR100200930B1 (en) * | 1996-12-06 | 1999-06-15 | 윤종용 | Low decoder for burst mode |
KR100248868B1 (en) * | 1996-12-14 | 2000-03-15 | 윤종용 | Flash non-volatile semiconductor memory device and its operating mode controlling method |
US6870769B1 (en) | 1996-12-28 | 2005-03-22 | Hyundai Electronics Industries Co., Ltd. | Decoder circuit used in a flash memory device |
US5838177A (en) * | 1997-01-06 | 1998-11-17 | Micron Technology, Inc. | Adjustable output driver circuit having parallel pull-up and pull-down elements |
US5940608A (en) | 1997-02-11 | 1999-08-17 | Micron Technology, Inc. | Method and apparatus for generating an internal clock signal that is synchronized to an external clock signal |
US5920518A (en) * | 1997-02-11 | 1999-07-06 | Micron Technology, Inc. | Synchronous clock generator including delay-locked loop |
US5946244A (en) | 1997-03-05 | 1999-08-31 | Micron Technology, Inc. | Delay-locked loop with binary-coupled capacitor |
US5956502A (en) * | 1997-03-05 | 1999-09-21 | Micron Technology, Inc. | Method and circuit for producing high-speed counts |
US5870347A (en) * | 1997-03-11 | 1999-02-09 | Micron Technology, Inc. | Multi-bank memory input/output line selection |
JP3720945B2 (en) * | 1997-04-04 | 2005-11-30 | 株式会社東芝 | Semiconductor memory device |
US5949716A (en) * | 1997-04-16 | 1999-09-07 | Invox Technology | Look-ahead erase for sequential data storage |
US6014759A (en) | 1997-06-13 | 2000-01-11 | Micron Technology, Inc. | Method and apparatus for transferring test data from a memory array |
US6173432B1 (en) * | 1997-06-20 | 2001-01-09 | Micron Technology, Inc. | Method and apparatus for generating a sequence of clock signals |
US5953284A (en) * | 1997-07-09 | 1999-09-14 | Micron Technology, Inc. | Method and apparatus for adaptively adjusting the timing of a clock signal used to latch digital signals, and memory device using same |
US6044429A (en) | 1997-07-10 | 2000-03-28 | Micron Technology, Inc. | Method and apparatus for collision-free data transfers in a memory device with selectable data or address paths |
US5793684A (en) * | 1997-07-10 | 1998-08-11 | Microchip Technology Incorporated | Memory device having selectable redundancy for high endurance and reliability and method therefor |
DE19730116C2 (en) * | 1997-07-14 | 2001-12-06 | Infineon Technologies Ag | Semiconductor memory with non-volatile two-transistor memory cells |
US6011732A (en) * | 1997-08-20 | 2000-01-04 | Micron Technology, Inc. | Synchronous clock generator including a compound delay-locked loop |
US5926047A (en) * | 1997-08-29 | 1999-07-20 | Micron Technology, Inc. | Synchronous clock generator including a delay-locked loop signal loss detector |
US6101197A (en) * | 1997-09-18 | 2000-08-08 | Micron Technology, Inc. | Method and apparatus for adjusting the timing of signals over fine and coarse ranges |
JPH11144497A (en) * | 1997-11-13 | 1999-05-28 | Mitsubishi Electric Corp | Synchronization-type semiconductor memory device |
US5923594A (en) * | 1998-02-17 | 1999-07-13 | Micron Technology, Inc. | Method and apparatus for coupling data from a memory device using a single ended read data path |
US6115320A (en) | 1998-02-23 | 2000-09-05 | Integrated Device Technology, Inc. | Separate byte control on fully synchronous pipelined SRAM |
US6269451B1 (en) | 1998-02-27 | 2001-07-31 | Micron Technology, Inc. | Method and apparatus for adjusting data timing by delaying clock signal |
FR2776820B1 (en) * | 1998-03-24 | 2000-05-26 | Sgs Thomson Microelectronics | MEMORY WITH ELECTRICALLY ERASABLE FLOATING GRID ORGANIZED IN WORDS |
JP2000021169A (en) * | 1998-04-28 | 2000-01-21 | Mitsubishi Electric Corp | Synchronous semiconductor memory device |
US6016282A (en) * | 1998-05-28 | 2000-01-18 | Micron Technology, Inc. | Clock vernier adjustment |
US6405280B1 (en) | 1998-06-05 | 2002-06-11 | Micron Technology, Inc. | Packet-oriented synchronous DRAM interface supporting a plurality of orderings for data block transfers within a burst sequence |
US6338127B1 (en) | 1998-08-28 | 2002-01-08 | Micron Technology, Inc. | Method and apparatus for resynchronizing a plurality of clock signals used to latch respective digital signals, and memory device using same |
US6349399B1 (en) | 1998-09-03 | 2002-02-19 | Micron Technology, Inc. | Method and apparatus for generating expect data from a captured bit pattern, and memory device using same |
US6279090B1 (en) | 1998-09-03 | 2001-08-21 | Micron Technology, Inc. | Method and apparatus for resynchronizing a plurality of clock signals used in latching respective digital signals applied to a packetized memory device |
US6029250A (en) * | 1998-09-09 | 2000-02-22 | Micron Technology, Inc. | Method and apparatus for adaptively adjusting the timing offset between a clock signal and digital signals transmitted coincident with that clock signal, and memory device and system using same |
US6026021A (en) * | 1998-09-10 | 2000-02-15 | Winbond Electronics Corp. America | Semiconductor memory array partitioned into memory blocks and sub-blocks and method of addressing |
US6430696B1 (en) | 1998-11-30 | 2002-08-06 | Micron Technology, Inc. | Method and apparatus for high speed data capture utilizing bit-to-bit timing correction, and memory device using same |
US6374360B1 (en) | 1998-12-11 | 2002-04-16 | Micron Technology, Inc. | Method and apparatus for bit-to-bit timing correction of a high speed memory bus |
US6141267A (en) * | 1999-02-03 | 2000-10-31 | International Business Machines Corporation | Defect management engine for semiconductor memories and memory systems |
US6470060B1 (en) | 1999-03-01 | 2002-10-22 | Micron Technology, Inc. | Method and apparatus for generating a phase dependent control signal |
CN100585742C (en) * | 1999-03-19 | 2010-01-27 | 株式会社东芝 | Semiconductor memory device |
JP4413306B2 (en) | 1999-03-23 | 2010-02-10 | 株式会社東芝 | Semiconductor memory device |
US7069406B2 (en) * | 1999-07-02 | 2006-06-27 | Integrated Device Technology, Inc. | Double data rate synchronous SRAM with 100% bus utilization |
US6084807A (en) * | 1999-11-08 | 2000-07-04 | Choi; Jin H. | Memory device with global redundancy |
US6249464B1 (en) * | 1999-12-15 | 2001-06-19 | Cypress Semiconductor Corp. | Block redundancy in ultra low power memory circuits |
JP3893005B2 (en) * | 2000-01-06 | 2007-03-14 | 富士通株式会社 | Nonvolatile semiconductor memory device |
US6236618B1 (en) * | 2000-04-03 | 2001-05-22 | Virage Logic Corp. | Centrally decoded divided wordline (DWL) memory architecture |
US6400603B1 (en) * | 2000-05-03 | 2002-06-04 | Advanced Technology Materials, Inc. | Electronically-eraseable programmable read-only memory having reduced-page-size program and erase |
US6795367B1 (en) * | 2000-05-16 | 2004-09-21 | Micron Technology, Inc. | Layout technique for address signal lines in decoders including stitched blocks |
TW540053B (en) * | 2000-07-13 | 2003-07-01 | Samsung Electronics Co Ltd | Row decoder of a NOR-type flash memory device |
KR100381962B1 (en) * | 2000-08-07 | 2003-05-01 | 삼성전자주식회사 | Row decoder of nonvolatile memory device |
US6496425B1 (en) | 2000-08-21 | 2002-12-17 | Micron Technology, Inc | Multiple bit line column redundancy |
US6445625B1 (en) | 2000-08-25 | 2002-09-03 | Micron Technology, Inc. | Memory device redundancy selection having test inputs |
US6504768B1 (en) | 2000-08-25 | 2003-01-07 | Micron Technology, Inc. | Redundancy selection in memory devices with concurrent read and write |
KR100655279B1 (en) * | 2000-12-14 | 2006-12-08 | 삼성전자주식회사 | Nonvolatile semiconductor memory device |
US6515906B2 (en) * | 2000-12-28 | 2003-02-04 | Intel Corporation | Method and apparatus for matched-reference sensing architecture for non-volatile memories |
JP2003045196A (en) * | 2001-08-02 | 2003-02-14 | Fujitsu Ltd | Memory circuit having block address switching function |
JP2002319296A (en) * | 2001-04-19 | 2002-10-31 | Nec Corp | Semiconductor device, system, and method |
US6801989B2 (en) | 2001-06-28 | 2004-10-05 | Micron Technology, Inc. | Method and system for adjusting the timing offset between a clock signal and respective digital signals transmitted along with that clock signal, and memory device and computer system using same |
US20030023922A1 (en) * | 2001-07-25 | 2003-01-30 | Davis James A. | Fault tolerant magnetoresistive solid-state storage device |
US7036068B2 (en) * | 2001-07-25 | 2006-04-25 | Hewlett-Packard Development Company, L.P. | Error correction coding and decoding in a solid-state storage device |
US6981196B2 (en) * | 2001-07-25 | 2005-12-27 | Hewlett-Packard Development Company, L.P. | Data storage method for use in a magnetoresistive solid-state storage device |
US6614685B2 (en) * | 2001-08-09 | 2003-09-02 | Multi Level Memory Technology | Flash memory array partitioning architectures |
US6795326B2 (en) * | 2001-12-12 | 2004-09-21 | Micron Technology, Inc. | Flash array implementation with local and global bit lines |
US6973604B2 (en) * | 2002-03-08 | 2005-12-06 | Hewlett-Packard Development Company, L.P. | Allocation of sparing resources in a magnetoresistive solid-state storage device |
US20030172339A1 (en) * | 2002-03-08 | 2003-09-11 | Davis James Andrew | Method for error correction decoding in a magnetoresistive solid-state storage device |
KR100466983B1 (en) * | 2002-04-30 | 2005-01-24 | 삼성전자주식회사 | Semiconductor memory device having redundancy circuit to reduce chip area and to improve redundancy efficiency |
EP1403879B1 (en) * | 2002-09-30 | 2010-11-03 | STMicroelectronics Srl | Method for replacing failed non-volatile memory cells and corresponding memory device |
JP4110000B2 (en) * | 2003-01-28 | 2008-07-02 | 株式会社ルネサステクノロジ | Storage device |
JP2004342282A (en) * | 2003-05-19 | 2004-12-02 | Sharp Corp | Semiconductor memory device and portable electronic equipment |
US7168027B2 (en) | 2003-06-12 | 2007-01-23 | Micron Technology, Inc. | Dynamic synchronization of data capture on an optical or other high speed communications link |
KR100546342B1 (en) * | 2003-07-12 | 2006-01-26 | 삼성전자주식회사 | Row decoder providing for improved layout of repetitively disposed pre-decoded signal lines, semiconductor memory device having it, and method thereof |
FR2857496B1 (en) * | 2003-07-12 | 2007-01-26 | Samsung Electronics Co Ltd | MEMORY DEVICE, IN PARTICULAR FLASH MEMORY, AND METHOD FOR OPERATING THE SAME |
US7234070B2 (en) * | 2003-10-27 | 2007-06-19 | Micron Technology, Inc. | System and method for using a learning sequence to establish communications on a high-speed nonsynchronous interface in the absence of clock forwarding |
JP4038731B2 (en) * | 2004-06-18 | 2008-01-30 | セイコーエプソン株式会社 | Ferroelectric memory device, electronic equipment |
US7286380B2 (en) * | 2005-09-29 | 2007-10-23 | Intel Corporation | Reconfigurable memory block redundancy to repair defective input/output lines |
JP2007128583A (en) * | 2005-11-02 | 2007-05-24 | Sharp Corp | Nonvolatile semiconductor memory device |
KR101091844B1 (en) * | 2007-05-17 | 2011-12-12 | 삼성전자주식회사 | Flash memory system scanning bad block fast and bad bolck managing method thereof |
US7609569B2 (en) * | 2007-11-19 | 2009-10-27 | International Busines Machines Corporation | System and method for implementing row redundancy with reduced access time and reduced device area |
JP2009198882A (en) * | 2008-02-22 | 2009-09-03 | Seiko Epson Corp | Decoding circuit and decoding method, and output circuit, electronic optical device and electronic equipment |
US7889582B1 (en) | 2008-03-12 | 2011-02-15 | Netlogic Microsystems, Inc. | Segmented write bitline system and method |
US7983108B2 (en) * | 2008-08-04 | 2011-07-19 | Micron Technology, Inc. | Row mask addressing |
US8189390B2 (en) | 2009-03-05 | 2012-05-29 | Mosaid Technologies Incorporated | NAND flash architecture with multi-level row decoding |
US8327198B2 (en) * | 2009-08-14 | 2012-12-04 | Intel Corporation | On-die logic analyzer for semiconductor die |
US8601311B2 (en) * | 2010-12-14 | 2013-12-03 | Western Digital Technologies, Inc. | System and method for using over-provisioned data capacity to maintain a data redundancy scheme in a solid state memory |
CN102768857B (en) * | 2012-07-24 | 2017-08-08 | 上海华虹宏力半导体制造有限公司 | Semiconductor memory |
US8675405B1 (en) | 2013-03-12 | 2014-03-18 | Cypress Semiconductor Corp. | Method to reduce program disturbs in non-volatile memory cells |
US10262747B2 (en) | 2013-03-12 | 2019-04-16 | Cypress Semiconductor Corporation | Method to reduce program disturbs in non-volatile memory cells |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0411626A2 (en) * | 1989-08-04 | 1991-02-06 | Fujitsu Limited | Semiconductor memory device having a redundancy |
US5282175A (en) * | 1990-06-05 | 1994-01-25 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device of divided word line |
US5307316A (en) * | 1990-10-16 | 1994-04-26 | Fujitsu Limited | Semiconductor memory unit having redundant structure |
Family Cites Families (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4281398A (en) * | 1980-02-12 | 1981-07-28 | Mostek Corporation | Block redundancy for memory array |
NL8602178A (en) * | 1986-08-27 | 1988-03-16 | Philips Nv | INTEGRATED MEMORY CIRCUIT WITH BLOCK SELECTION. |
JPS63225991A (en) * | 1987-03-16 | 1988-09-20 | Hitachi Ltd | Semiconductor memory device |
JP3016392B2 (en) * | 1987-08-28 | 2000-03-06 | 株式会社日立製作所 | Static RAM |
JPS6437797A (en) * | 1987-08-03 | 1989-02-08 | Oki Electric Ind Co Ltd | Eprom device |
JPH07109701B2 (en) * | 1987-11-30 | 1995-11-22 | 株式会社東芝 | Cache memory |
JPH0766666B2 (en) * | 1988-08-29 | 1995-07-19 | 三菱電機株式会社 | Semiconductor memory device |
US5065364A (en) * | 1989-09-15 | 1991-11-12 | Intel Corporation | Apparatus for providing block erasing in a flash EPROM |
US5220528A (en) * | 1990-11-19 | 1993-06-15 | Intel Corporation | Compensation circuit for leakage in flash EPROM |
US5245570A (en) * | 1990-12-21 | 1993-09-14 | Intel Corporation | Floating gate non-volatile memory blocks and select transistors |
US5239505A (en) * | 1990-12-28 | 1993-08-24 | Intel Corporation | Floating gate non-volatile memory with blocks and memory refresh |
US5249158A (en) * | 1991-02-11 | 1993-09-28 | Intel Corporation | Flash memory blocking architecture |
US5255217A (en) * | 1992-01-09 | 1993-10-19 | Hewlett-Packard Company | Integrated circuit memory device with a redundant memory block |
US5295101A (en) * | 1992-01-31 | 1994-03-15 | Texas Instruments Incorporated | Array block level redundancy with steering logic |
US5347484A (en) * | 1992-06-19 | 1994-09-13 | Intel Corporation | Nonvolatile memory with blocked redundant columns and corresponding content addressable memory sets |
-
1995
- 1995-04-28 US US08/430,344 patent/US5621690A/en not_active Expired - Lifetime
-
1996
- 1996-04-25 AU AU55742/96A patent/AU5574296A/en not_active Abandoned
- 1996-04-25 CN CN96193584A patent/CN1119809C/en not_active Expired - Fee Related
- 1996-04-25 WO PCT/US1996/005748 patent/WO1996034391A1/en active IP Right Grant
- 1996-04-25 EP EP96913139A patent/EP0832486B1/en not_active Expired - Lifetime
- 1996-04-25 DE DE69623474T patent/DE69623474T2/en not_active Expired - Lifetime
- 1996-04-25 KR KR1019970707342A patent/KR100273927B1/en not_active IP Right Cessation
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0411626A2 (en) * | 1989-08-04 | 1991-02-06 | Fujitsu Limited | Semiconductor memory device having a redundancy |
US5282175A (en) * | 1990-06-05 | 1994-01-25 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device of divided word line |
US5307316A (en) * | 1990-10-16 | 1994-04-26 | Fujitsu Limited | Semiconductor memory unit having redundant structure |
Non-Patent Citations (1)
Title |
---|
See also references of WO9634391A1 * |
Also Published As
Publication number | Publication date |
---|---|
CN1183162A (en) | 1998-05-27 |
DE69623474T2 (en) | 2003-05-15 |
KR19990007819A (en) | 1999-01-25 |
WO1996034391A1 (en) | 1996-10-31 |
EP0832486B1 (en) | 2002-09-04 |
DE69623474D1 (en) | 2002-10-10 |
CN1119809C (en) | 2003-08-27 |
KR100273927B1 (en) | 2001-01-15 |
AU5574296A (en) | 1996-11-18 |
EP0832486A4 (en) | 1999-07-21 |
US5621690A (en) | 1997-04-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5621690A (en) | Nonvolatile memory blocking architecture and redundancy | |
US5663923A (en) | Nonvolatile memory blocking architecture | |
US6956769B2 (en) | Semiconductor memory device with a flexible redundancy scheme | |
JP3657290B2 (en) | Semiconductor integrated circuit memory device and method for repairing defective columns of memory cells therein | |
US5381370A (en) | Memory with minimized redundancy access delay | |
US5200922A (en) | Redundancy circuit for high speed EPROM and flash memory devices | |
US6188618B1 (en) | Semiconductor device with flexible redundancy system | |
KR950014802B1 (en) | Non-volatile semiconductor memory device | |
JP3351595B2 (en) | Semiconductor memory device | |
US6735727B1 (en) | Flash memory device with a novel redundancy selection circuit and method of using the same | |
US5602786A (en) | Method for programming redundancy registers in a column redundancy integrated circuitry for a semiconductor memory device, and column redundancy integrated circuitry | |
JPH0670880B2 (en) | Semiconductor memory device | |
US4639897A (en) | Priority encoded spare element decoder | |
JPS59500117A (en) | Semiconductor memory using redundant circuits | |
US5854764A (en) | Sectorized electrically erasable and programmable non-volatile memory device with redundancy | |
JP3254432B2 (en) | Highly reliable semiconductor integrated circuit memory by selective assignment of redundant element groups to domains | |
US20130294162A1 (en) | Column Redundancy Circuitry for Non-Volatile Memory | |
US5581509A (en) | Double-row address decoding and selection circuitry for an electrically erasable and programmable non-volatile memory device with redundancy, particularly for flash EEPROM devices | |
WO2005081260A1 (en) | Semiconductor storage device and redundancy method for semiconductor storage device | |
JP2003187591A (en) | Semiconductor memory | |
JP2000011680A (en) | Semiconductor memory apparatus | |
US5968183A (en) | Semiconductor memory device with clocked column redundancy and time-shared redundancy data transfer approach | |
JPH10241396A (en) | Semiconductor nonvolatile storage device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17P | Request for examination filed |
Effective date: 19971127 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): DE FR GB IT |
|
A4 | Supplementary search report drawn up and despatched |
Effective date: 19990607 |
|
AK | Designated contracting states |
Kind code of ref document: A4 Designated state(s): DE FR GB IT |
|
RIC1 | Information provided on ipc code assigned before grant |
Free format text: 6G 11C 7/00 A, 6G 06F 11/20 B |
|
17Q | First examination report despatched |
Effective date: 20010309 |
|
GRAG | Despatch of communication of intention to grant |
Free format text: ORIGINAL CODE: EPIDOS AGRA |
|
GRAG | Despatch of communication of intention to grant |
Free format text: ORIGINAL CODE: EPIDOS AGRA |
|
GRAH | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOS IGRA |
|
GRAH | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOS IGRA |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): DE FR GB IT |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: IT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT;WARNING: LAPSES OF ITALIAN PATENTS WITH EFFECTIVE DATE BEFORE 2007 MAY HAVE OCCURRED AT ANY TIME BEFORE 2007. THE CORRECT EFFECTIVE DATE MAY BE DIFFERENT FROM THE ONE RECORDED. Effective date: 20020904 Ref country code: FR Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20020904 |
|
REG | Reference to a national code |
Ref country code: GB Ref legal event code: FG4D |
|
REF | Corresponds to: |
Ref document number: 69623474 Country of ref document: DE Date of ref document: 20021010 |
|
EN | Fr: translation not filed | ||
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
26N | No opposition filed |
Effective date: 20030605 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: GB Payment date: 20140423 Year of fee payment: 19 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: DE Payment date: 20140430 Year of fee payment: 19 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R119 Ref document number: 69623474 Country of ref document: DE |
|
GBPC | Gb: european patent ceased through non-payment of renewal fee |
Effective date: 20150425 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: DE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20151103 Ref country code: GB Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20150425 |