EP0306201A2 - Receiver and method of operating same - Google Patents

Receiver and method of operating same Download PDF

Info

Publication number
EP0306201A2
EP0306201A2 EP88307788A EP88307788A EP0306201A2 EP 0306201 A2 EP0306201 A2 EP 0306201A2 EP 88307788 A EP88307788 A EP 88307788A EP 88307788 A EP88307788 A EP 88307788A EP 0306201 A2 EP0306201 A2 EP 0306201A2
Authority
EP
European Patent Office
Prior art keywords
terminal
resistor
voltage
threshold voltage
signals
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Ceased
Application number
EP88307788A
Other languages
German (de)
French (fr)
Other versions
EP0306201A3 (en
Inventor
Leslie Forth
Wallace Lively
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Advanced Micro Devices Inc
Original Assignee
Advanced Micro Devices Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Advanced Micro Devices Inc filed Critical Advanced Micro Devices Inc
Publication of EP0306201A2 publication Critical patent/EP0306201A2/en
Publication of EP0306201A3 publication Critical patent/EP0306201A3/en
Ceased legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/0264Arrangements for coupling to transmission lines
    • H04L25/0292Arrangements specific to the receiver end
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/12Compensating for variations in line impedance
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/0264Arrangements for coupling to transmission lines
    • H04L25/0266Arrangements for providing Galvanic isolation, e.g. by means of magnetic or capacitive coupling
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/0264Arrangements for coupling to transmission lines
    • H04L25/0272Arrangements for coupling to multiple lines, e.g. for differential transmission

Definitions

  • This invention relates to telecommunications on a digital network providing voice and data signals and, more particularly, to an amplifier in a receiver exhibiting non-linear amplification to speed recovery after reception of the first bit of a frame.
  • ISDN integrated Services Digital Network
  • CITT Committee Consultative International Telephone and Telecommunications
  • the CCITT I-Series Recommendations specify a subscriber "S" interface to the telecommunications ISDN.
  • Terminal Equipment (TE) at a subscriber's premises connects to the ISDN at the "S" interface reference point.
  • Signals received over the "S" interface have a frame structure specified by the I-Series Recommendations.
  • a pseudo-ternary code is employed and each frame starts with a framing (F) bit and DC balancing (L) bit. These bits are followed by data bits which are either a ONE at a zero level "space” or a ZERO which is alternately at a positive level and a negative level, a "mark".
  • F framing
  • L DC balancing
  • ISDN receivers take the signal waveform at the "S" reference point and amplify it sufficiently so that the TE can adequately process the received signals.
  • a step-up transformer is typically employed within the receiver at the 'S' interface to connect the TE to the lines transferring signals over the ISDN.
  • Difficulty is experienced in receiving the first data bit following a framing bit and balance bit in the B1 channel and the first data bit following the (auxiliary) framing bit and balance bit in the B2 channel.
  • the problem is especially acute when the value of the first data bit is ONE, i.e., a "space". This is because the terminal equipment on the network generating the signals (the "driver") turns off into a high impedance state and the change from the "mark" condition of the balance bit to the "space" of this first data bit is a relatively slow process. Exacerbating this situation is the fact that in Short Passive Bus and Extended Passive Bus Configurations there are several TEs contributing to the framing bits, but only one TE driving the line during the data fields.
  • Errors in data received by NT on the ISDN are introduced by the slow transition from the balance bit (a mark) to the first data bit (a space), because the space bit may be misinterpreted as a mark.
  • the non-linear amplifier described ensures a fast return to "space” from a "mark”, permitting a wider sampling window for "space” bits, thereby improving data detection speed. Furthermore, noise components less than the threshold voltage are attenuated.
  • gains of 2 and 1/2 are employed in the amplifier of the present invention for signals above and below the threshold, respectively.
  • the forward voltage drop across a pair of diodes provide a reference voltage equal to the threshold voltage V THR .
  • the non-linear conductivity of the diodes causes the presence of a resistor connected in parallel with the diodes to be selectively included in the input path to an operational amplifier.
  • the operational amplifier having a gain of 2 when the resistor is removed from the circuit and a gain of 1/2 when the resistor is included.
  • FIG. 1 A schematic diagram of a non-linear amplifier 10 according to the present invention is shown in Fig. 1. Signals at the "S" interface are received at the primary windings of a step-up transformer 12. Transformer 12 preferably has a 1:2 ratio of primary to secondary windings. A resistor 14 is connected across the primary windings of transformer 12. Connected to a first terminal 15 of the secondary windings is an anode of a diode 16. A second diode 18 is connected in series with diode 16; the anode of diode 18 connected to the cathode of diode 16.
  • diodes 16 and 22 are connected in parallel with the series connection of diodes 16 and 18: the anode of diode 22 connected to the cathode of diode 18, the anode of diode 20 connected to the cathode of diode 22 and the cathode of diode 20 connected to the anode of diode 16.
  • a resistor 24 is also connected in parallel to the series connection of diodes 16 and 18 and diodes 20 and 22.
  • diodes 16, 18, 20 and 22 are of a type designated 1N914.
  • a resistor 26 is connected between the common connection of diodes 18 and 22 and resistor 24 and an inverting input terminal of an operational amplifier (op amp) 28.
  • Op amp 28 is preferably of a type manufactured by Advanced Micro Devices, Inc. and designated LF356.
  • a feedback resistor 30 is connected between the output terminal of op amp 28 and its inverting input terminal. The value of resistors 26 and 30 determine the gain of the amplifier 10 for signals at the "S" interface exceeding the threshold voltage. The value of the series connection of resistors 24 and 26 and resistor 30 determining the gain at amplifier 10 for signals less than the threshold voltage.
  • a resistor 32 is connected between a non-inverting input terminal of op amp 28 and the second terminal 33 of the secondary winding of transformer 12. Also connected to the second terminal is one lead of a resistor 34, one lead of a resistor 36 and one lead of a capacitor 38. The second lead of resistor 36 and capacitor 38 are connected to ground; the second lead of resistor 34 is connected to a source of positive voltage.
  • Signals at the "S" interface are boosted by a factor of two by transformer 12.
  • Signals at terminal 15 must be positive with respect to terminal 33 and which are less than the combined saturation forward-biased voltage drop of the diodes 16 and 18 are subject to an input resistance to op amp 28 equal to the parallel resistance of the series-connected diodes and resistor 24.
  • signals at terminal 15 negative with respect to terminal 33 less than the combined saturation forward-biased voltage drop of diodes 20 and 22 experience an effective input resistance to op amp 28 equal to the parallel resistance of these series-connected diodes and resistor 24.
  • the non-saturation ratio of V/I for the diodes 16, 18, 20 or 22 exceeds, by a wide margin, the value of resistor 24.
  • the series values of resistors 24 and 26 are "seen" by op amp 28 as the input resistance to be used in the ratio with the value of feedback resistor 30.
  • resistor 24 has a value of 15,000 ohms
  • resistor 26 a value of 4,700 ohms
  • resistor 30 a value of 10,000 ohms, resulting in an amplification of 1/2.
  • the "threshold voltage" of amplifier 10 is thus set at twice the forward-biased saturation voltage of one of the diodes 16, 18, 20 or 22.
  • Signals at the "S" interface less than twice the saturation forward-biased voltage drop are "amplified” by a factor of 1/2.
  • signals at op amp 28 are amplified by op amp 28, in proportion to the ratio of the value of resistor 26 and feedback resistor 30.
  • these resistor values are 4,700 ohms and 10,000 ohms, respectively, resulting in a amplification by a factor of approximately 2.
  • Fig. 2 shown are waveforms typical of signals 100 applied at the "S" interface and resulting waveforms of output signals 102 generated by the non-linear amplifier 10 of the present invention.
  • Waveform 100 indicates application of a frame bit 104 "mark” followed by a balance bit 106 "mark”.
  • a “spike” 107 occurs at the transition to the "space” bit condition. Spike 107 results from a line transient caused by changes in line impedance.
  • a "space” bit 108 indicating a first data bit of ONE, is next received at the "S" interface. Because of the high impedance experienced by the circuit driving the "S" interface, the transition from mark 106 to space 108 is relatively slow; taking a time T until returning to space axis 110.
  • Non-linear amplifier 10 generates a complemented version of the frame bit 104, 112, and a complemented version of the balance bit 106, 114, as shown in waveform 102.
  • a "spike" 116 is generated initially at the output of amplifier 10 corresponding to the spike 107 preceding return 108 of the signal at the "S" interface to the space axis.
  • spike 116 is followed by a ramp decline 118 of relatively short duration T′ , and then a return 120 to the space axis. Note that T′ «T.
  • a short sampling window 122 of duration equal to the inter-bit time minus T was available, if sampling errors were to be avoided.
  • a longer sampling window 124 equal to the inter-bit time minus T′ is available. This results from the attenuation of the signal applied to the "S" interface as soon as it drops to less than the threshold voltage established by the diodes 16, 18, 20 and 22.
  • the longer sampling window provided by the instant invention affords extra protection against sampling errors.
  • the non-linear amplifier 10 also provides amplification of "mark" signal strength making up losses due to transmission attenuation.
  • non-linear transfer characteristics of the instant invention can be achieved by circuitry other than that disclosed in the preferred embodiment.
  • the use of diodes to provide a bypass path around the resistor 24, thereby controlling the non-linear amplification of the instant invention could be achieved in other ways.
  • Two differential comparators could be substituted for the series-connected diodes, one comparator receiving the threshold voltage +V THR , the other receiving -V THR . Both also receiving the signal across the secondary of transformer 12. The comparators would then generate a signal supplied to the control leg of an analog switch which, in turn, bypasses resistor 24 when in its closed state.
  • the scope of the present invention is accordingly solely measured by the appended claims.

Abstract

Method and apparatus are disclosed providing selective amplification of signals whereby signals exceeding a threshold voltage are amplified while signals below the threshold voltage are attenuated. The invention is preferably employed in a receiver of signals on an ISDN and reduces errors in the first data bit following framing bits. Furthermore, noise components in the receved signals are attenuated. An operational amplifier (28) has an amplification determined by the ratio of a feedback resistance (30) to an input resistance. The input resistance consists of a first resistor (26), and a second resistor (24), which can be selectively placed in series with the first resistor. A pair of series-connected diode pairs (16, 18, 20, 22) are connected in parallel with the second resistor. One pair of series-connected diodes oriented oppositely to the other pair. The forward-biased saturation voltage of the series-connected pairs of diodes determine the threshold voltage of the non-linear amplifier.

Description

  • This invention relates to telecommunications on a digital network providing voice and data signals and, more particularly, to an amplifier in a receiver exhibiting non-linear amplification to speed recovery after reception of the first bit of a frame.
  • BACKGROUND OF THE INVENTION
  • An integrated Services Digital Network (ISDN) provides both voice and data telecommunications in accordance with a set of standard interfaces. Familiarization with ISDN standards and recommendations is useful to an understanding of the present invention. The Committee Consultative International Telephone and Telecommunications (CCITT) has prepared a number of Recommendations and reference should be had to the I-Series Recommendations for a complete discussion of ISDN nomenclature and standards.
  • The CCITT I-Series Recommendations specify a subscriber "S" interface to the telecommunications ISDN. Terminal Equipment (TE) at a subscriber's premises connects to the ISDN at the "S" interface reference point. Signals received over the "S" interface have a frame structure specified by the I-Series Recommendations. A pseudo-ternary code is employed and each frame starts with a framing (F) bit and DC balancing (L) bit. These bits are followed by data bits which are either a ONE at a zero level "space" or a ZERO which is alternately at a positive level and a negative level, a "mark". Thus, a three-level coding scheme is employed at the "S" interface.
  • ISDN receivers take the signal waveform at the "S" reference point and amplify it sufficiently so that the TE can adequately process the received signals. A step-up transformer is typically employed within the receiver at the 'S' interface to connect the TE to the lines transferring signals over the ISDN.
  • Difficulty is experienced in receiving the first data bit following a framing bit and balance bit in the B1 channel and the first data bit following the (auxiliary) framing bit and balance bit in the B2 channel. The problem is especially acute when the value of the first data bit is ONE, i.e., a "space". This is because the terminal equipment on the network generating the signals (the "driver") turns off into a high impedance state and the change from the "mark" condition of the balance bit to the "space" of this first data bit is a relatively slow process. Exacerbating this situation is the fact that in Short Passive Bus and Extended Passive Bus Configurations there are several TEs contributing to the framing bits, but only one TE driving the line during the data fields. Thus as TE's are spread out on the bus, there are timing delays between the various TE's. This staggering of TE causes broadening of the pulse shape received by the NT. In particular, the closest NT receives framing bits relatively earlier, and accordingly, an early data signal from the nearest TE is partially destroyed by framing bits received from TE's further removed.
  • Errors in data received by NT on the ISDN are introduced by the slow transition from the balance bit (a mark) to the first data bit (a space), because the space bit may be misinterpreted as a mark.
  • SUMMARY OF THE INVENTION
  • We will describe an amplifier receiving signals over the "S" interface which amplifies voltages above or below a threshold voltage (±VTHR) differently, i.e., voltages having an absolute value over VTHR are amplified but, signals below the threshold voltage are attenuated. In this manner, false identification of "spaces" as "marks" is avoided.
  • In addition, selective amplification of signals in the received waveform exceeding the threshold voltage restores signal strength lost in the line due to transmission attenuation. Voltages received which are close to the "space" voltage do not suffer a d.c. shift because they are attenuated. Accordingly, the waveform remains valid for data detection purposes.
  • The non-linear amplifier described ensures a fast return to "space" from a "mark", permitting a wider sampling window for "space" bits, thereby improving data detection speed. Furthermore, noise components less than the threshold voltage are attenuated.
  • In an exemplary embodiment, gains of 2 and 1/2 are employed in the amplifier of the present invention for signals above and below the threshold, respectively.
  • In a preferred embodiment of a non-linear amplifier according to the present invention, the forward voltage drop across a pair of diodes provide a reference voltage equal to the threshold voltage VTHR. The non-linear conductivity of the diodes causes the presence of a resistor connected in parallel with the diodes to be selectively included in the input path to an operational amplifier. The operational amplifier having a gain of 2 when the resistor is removed from the circuit and a gain of 1/2 when the resistor is included.
  • BRIEF DESCRIPTION OF THE DRAWINGS
    • Fig. 1 is a schematic diagram of a preferred embodiment of a non-linear amplifier according to the instant invention.
    • Fig. 2 is a diagram illustrating the waveforms generated by the non-linear amplifier of the instant invention.
    DETAILED DESCRIPTION OF A PREFERRED EMBODIMENT
  • A schematic diagram of a non-linear amplifier 10 according to the present invention is shown in Fig. 1. Signals at the "S" interface are received at the primary windings of a step-up transformer 12. Transformer 12 preferably has a 1:2 ratio of primary to secondary windings. A resistor 14 is connected across the primary windings of transformer 12. Connected to a first terminal 15 of the secondary windings is an anode of a diode 16. A second diode 18 is connected in series with diode 16; the anode of diode 18 connected to the cathode of diode 16. Another series-connected pair of diodes 20 and 22 are connected in parallel with the series connection of diodes 16 and 18: the anode of diode 22 connected to the cathode of diode 18, the anode of diode 20 connected to the cathode of diode 22 and the cathode of diode 20 connected to the anode of diode 16. A resistor 24 is also connected in parallel to the series connection of diodes 16 and 18 and diodes 20 and 22. In a preferred embodiment, diodes 16, 18, 20 and 22 are of a type designated 1N914.
  • A resistor 26 is connected between the common connection of diodes 18 and 22 and resistor 24 and an inverting input terminal of an operational amplifier (op amp) 28. Op amp 28 is preferably of a type manufactured by Advanced Micro Devices, Inc. and designated LF356. A feedback resistor 30 is connected between the output terminal of op amp 28 and its inverting input terminal. The value of resistors 26 and 30 determine the gain of the amplifier 10 for signals at the "S" interface exceeding the threshold voltage. The value of the series connection of resistors 24 and 26 and resistor 30 determining the gain at amplifier 10 for signals less than the threshold voltage.
  • A resistor 32 is connected between a non-inverting input terminal of op amp 28 and the second terminal 33 of the secondary winding of transformer 12. Also connected to the second terminal is one lead of a resistor 34, one lead of a resistor 36 and one lead of a capacitor 38. The second lead of resistor 36 and capacitor 38 are connected to ground; the second lead of resistor 34 is connected to a source of positive voltage.
  • Signals at the "S" interface are boosted by a factor of two by transformer 12. Signals at terminal 15 must be positive with respect to terminal 33 and which are less than the combined saturation forward-biased voltage drop of the diodes 16 and 18 are subject to an input resistance to op amp 28 equal to the parallel resistance of the series-connected diodes and resistor 24. Similarly, signals at terminal 15 negative with respect to terminal 33 less than the combined saturation forward-biased voltage drop of diodes 20 and 22 experience an effective input resistance to op amp 28 equal to the parallel resistance of these series-connected diodes and resistor 24.
  • In a preferred embodiment, the non-saturation ratio of V/I for the diodes 16, 18, 20 or 22 exceeds, by a wide margin, the value of resistor 24. Accordingly, the series values of resistors 24 and 26 are "seen" by op amp 28 as the input resistance to be used in the ratio with the value of feedback resistor 30. In a preferred embodiment resistor 24 has a value of 15,000 ohms, resistor 26 a value of 4,700 ohms and resistor 30 a value of 10,000 ohms, resulting in an amplification of 1/2. The "threshold voltage" of amplifier 10 is thus set at twice the forward-biased saturation voltage of one of the diodes 16, 18, 20 or 22.
  • Signals at the "S" interface less than twice the saturation forward-biased voltage drop are "amplified" by a factor of 1/2. After saturation of the diodes, i.e., for signals exceeding twice the forward-biased saturation voltage drop signals are amplified by op amp 28, in proportion to the ratio of the value of resistor 26 and feedback resistor 30. In a preferred embodiment these resistor values are 4,700 ohms and 10,000 ohms, respectively, resulting in a amplification by a factor of approximately 2.
  • With reference now to Fig. 2, shown are waveforms typical of signals 100 applied at the "S" interface and resulting waveforms of output signals 102 generated by the non-linear amplifier 10 of the present invention.
  • Waveform 100 indicates application of a frame bit 104 "mark" followed by a balance bit 106 "mark". A "spike" 107 occurs at the transition to the "space" bit condition. Spike 107 results from a line transient caused by changes in line impedance. A "space" bit 108, indicating a first data bit of ONE, is next received at the "S" interface. Because of the high impedance experienced by the circuit driving the "S" interface, the transition from mark 106 to space 108 is relatively slow; taking a time T until returning to space axis 110.
  • Non-linear amplifier 10 generates a complemented version of the frame bit 104, 112, and a complemented version of the balance bit 106, 114, as shown in waveform 102. Upon reception of the space bit, a "spike" 116 is generated initially at the output of amplifier 10 corresponding to the spike 107 preceding return 108 of the signal at the "S" interface to the space axis. In waveform 102, spike 116 is followed by a ramp decline 118 of relatively short duration T′ , and then a return 120 to the space axis. Note that T′«T.
  • Before the instant invention, a short sampling window 122 of duration equal to the inter-bit time minus T was available, if sampling errors were to be avoided. With the non-linear amplifier 10 of the present invention, a longer sampling window 124 equal to the inter-bit time minus T′ is available. This results from the attenuation of the signal applied to the "S" interface as soon as it drops to less than the threshold voltage established by the diodes 16, 18, 20 and 22. The longer sampling window provided by the instant invention affords extra protection against sampling errors. The non-linear amplifier 10 also provides amplification of "mark" signal strength making up losses due to transmission attenuation.
  • It will be appreciated by those skilled in the art that the non-linear transfer characteristics of the instant invention can be achieved by circuitry other than that disclosed in the preferred embodiment. For example, the use of diodes to provide a bypass path around the resistor 24, thereby controlling the non-linear amplification of the instant invention, could be achieved in other ways. Two differential comparators could be substituted for the series-connected diodes, one comparator receiving the threshold voltage +VTHR, the other receiving -VTHR. Both also receiving the signal across the secondary of transformer 12. The comparators would then generate a signal supplied to the control leg of an analog switch which, in turn, bypasses resistor 24 when in its closed state. The scope of the present invention is accordingly solely measured by the appended claims.

Claims (6)

1. In a receiver responsive to signals coded in a pseudo-ternary code arranged in packets in which a data signal having one of three predetermined voltage levels representing a positive mark, a negative mark or a space, said positive mark voltage and said negative mark voltage having predetermined equal magnitudes and opposite signs; a method of error-avoidance in which said received signals are selectively amplified by a first predetermined factor if said signal exceeds in absolute value a predetermined threshold voltage and amplified by a second predetermined factor otherwise, said threshold voltage being between said mark voltage magnitude and said space voltage level.
2. An error-avoidance method according to claim 1 wherein said first predetermined amplification factor exceeds 1 and said second amplification factor is less than 1.
3. In a receiver responsive to signals coded in a pseudo-ternary code arranged in packets each signal having one of three predetermined voltage levels representing a positive mark, a negative mark or a space, said positive mark voltage and said negative mark voltage having predetermined equal magnitudes and opposite signs;
means (10) responsive to said received signals for amplifying said received signals by a first predetermined factor when the voltage level of said received signal exceeds in absolute value a predetermined threshold voltage and for amplifying said received signals by a second predetermined factor otherwise, said threshold voltage being between said mark voltage magnitude and said space voltage.
4. In a receiver having selective amplifying means according to claim 3, wherein said non-linear amplifying means comprises:
operational amplifier means (28) having an inverting input terminal and a non-inverting input terminal for generating at an output terminal a signal in response to the difference in signals applied at said non-inverting input terminal and said inverting input terminal;
feedback resistor (30) connected between said inverting input terminal and said output terminal of said operational amplifier means;
means having an input terminal responsive to said received signals and an output terminal connected to said inverting input terminal for establishing a first or a second resistance value between said input and output terminals when said received signal has a voltage level exceeding said threshold voltage, or not exceeding said threshold voltage, respectively.
5. In a receiver having selective amplifying means according to claim 4, wherein said variable resistance means comprises:
a first resistor (26) having a first terminal forming said output terminal of said variable resistance means and having a second terminal;
a second resistor (24) having a first terminal forming said input terminal of said variable resistance means and having a second terminal connected to said second terminal of said first resistor; and
means responsive to said received signals for selectively forming the series connection of said first and second resistors between said input and output terminals of said variable resistance means when said received signal does not exceed said threshold voltage and forming the connection of first resistor when said received signal exceeds said threshold voltage;
wherein said first and second amplifying factors are determined by the ratio of the resistance value of said feedback resistor to the resistance value of said first resistor, and series connection of said first and second resistors, respectively.
6. In a receiver having selective amplifying means according to claim 4, wherein said means for selectively forming the series connection of said first and second resistors comprises:
first and second diodes (16, 18), said first diode having its anode terminal connected to said first terminal of said second resistor, said first diode having its cathode terminal connected to the anode terminal of said second diode, and said second diode having its cathode terminal connected to said second terminal of said second resistor; and
third and fourth diodes (20, 22), said third diode having its cathode terminal connected to said first terminal of said second resistor, said third diode having its anode terminal connected to the cathode terminal of said fourth diode, and said fourth diode having its anode terminal connected to said second terminal of said second resistor,
wherein said threshold voltage equals the forward-biased voltage drop of said series-connected diodes.
EP88307788A 1987-08-31 1988-08-23 Receiver and method of operating same Ceased EP0306201A3 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US07/091,685 US4833692A (en) 1987-08-31 1987-08-31 Non-linear amplifier for digital network
US91685 2002-03-05

Publications (2)

Publication Number Publication Date
EP0306201A2 true EP0306201A2 (en) 1989-03-08
EP0306201A3 EP0306201A3 (en) 1989-09-06

Family

ID=22229136

Family Applications (1)

Application Number Title Priority Date Filing Date
EP88307788A Ceased EP0306201A3 (en) 1987-08-31 1988-08-23 Receiver and method of operating same

Country Status (3)

Country Link
US (1) US4833692A (en)
EP (1) EP0306201A3 (en)
JP (1) JPS6482729A (en)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20180318129A1 (en) * 2017-05-05 2018-11-08 Cool Carats, Llc Temperature controlled therapeutic plush toy assembly

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0247675A1 (en) * 1986-05-26 1987-12-02 AT&T NETWORK SYSTEMS NEDERLAND B.V. Transmitter for ISDN S-bus interface circuit

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2138340B1 (en) * 1971-05-24 1973-05-25 Trt Telecom Radio Electr
CA1008140A (en) * 1975-02-12 1977-04-05 John M. Warberg Bipolar signal processing circuit
US4023046A (en) * 1975-08-28 1977-05-10 Vitatron Medical B.V. Low current drain amplifier incorporating means for minimizing sensitivity drift
US4280221A (en) * 1979-05-31 1981-07-21 The Boeing Company Digital data communication system
US4581725A (en) * 1982-07-21 1986-04-08 Mobil Oil Corporation Method and system for gain selection
US4584690A (en) * 1984-05-07 1986-04-22 D.A.V.I.D. Systems, Inc. Alternate Mark Invert (AMI) transceiver with switchable detection and digital precompensation
DE3430339C1 (en) * 1984-08-17 1986-02-20 Nixdorf Computer Ag, 4790 Paderborn Receive circuit for a bipolar input signal
CA1241707A (en) * 1985-02-13 1988-09-06 John G. Hogeboom Digital line receiver

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0247675A1 (en) * 1986-05-26 1987-12-02 AT&T NETWORK SYSTEMS NEDERLAND B.V. Transmitter for ISDN S-bus interface circuit

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
ELECTRONIC DESIGN, vol. 32, no. 25, 13th December 1984, pages 157-162,164,166,168,170, Rochelle Park, US; A. CLARK: "Controller chips pair up in S interface for ISDN systems" *
SIEMENS REV., vol. 45, no. 3, March 1978, pages 108-112, Erlangen, DE; R. LOHMANN et al.: "Transmission units for data networks" *

Also Published As

Publication number Publication date
JPS6482729A (en) 1989-03-28
US4833692A (en) 1989-05-23
EP0306201A3 (en) 1989-09-06

Similar Documents

Publication Publication Date Title
US8810729B2 (en) Method and apparatus for automatic compensation of signal losses from transmission over conductors
US6151150A (en) Method and apparatus for level decision and optical receiver using same
CA2113760C (en) A system for dc restoration of serially transmitted binary signals
US6246282B1 (en) First stage amplifier circuit
EP0427228B1 (en) Threshold value control system in a receiver circuit
US3398373A (en) Pulse train median error detector and compensator
US8144813B2 (en) Receiving method and receiving circuit
US4833692A (en) Non-linear amplifier for digital network
EP1394938B1 (en) System including a gain switching circuit and method of switching gain of pre-amplifier
US8289451B2 (en) Method and apparatus for automatic reduction of noise in signals transmitted over conductors
JP2962218B2 (en) Digital optical receiving circuit
US5546419A (en) Bus coupler
US6566915B1 (en) Differential envelope detector
US8195116B2 (en) Receiver circuitry with variable gain amplifier
CN1011109B (en) Telecommunication system comprising bus conductor and telecommunication stations connected to this bus conductor through transformers
US4489420A (en) Clear channel detector for binary digital data transmission system
US5113186A (en) Apparatus for converting an alternate mark inversion signal to unipolar signals with frequency dependent amplification
US4086430A (en) Detection circuitry
JPH06334609A (en) Burst mode digital receiver
EP0202601A2 (en) Optical pulse receiving circuit
JPS6352503B2 (en)
EP0289526B1 (en) Adaptive threshold sampling method
US6259298B1 (en) Method and an arrangement for adapting from a DC point of view a first circuit to at least one second circuit
JP2940299B2 (en) Transmit / receive equalization circuit
JPS59221026A (en) Receiving circuit of digital signal

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

AK Designated contracting states

Kind code of ref document: A2

Designated state(s): AT BE CH DE ES FR GB GR IT LI LU NL SE

PUAL Search report despatched

Free format text: ORIGINAL CODE: 0009013

AK Designated contracting states

Kind code of ref document: A3

Designated state(s): AT BE CH DE ES FR GB GR IT LI LU NL SE

17P Request for examination filed

Effective date: 19891122

17Q First examination report despatched

Effective date: 19910911

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE APPLICATION HAS BEEN REFUSED

18R Application refused

Effective date: 19920305