EP0167589A4 - Method of fabricating solar cells. - Google Patents

Method of fabricating solar cells.

Info

Publication number
EP0167589A4
EP0167589A4 EP19850900535 EP85900535A EP0167589A4 EP 0167589 A4 EP0167589 A4 EP 0167589A4 EP 19850900535 EP19850900535 EP 19850900535 EP 85900535 A EP85900535 A EP 85900535A EP 0167589 A4 EP0167589 A4 EP 0167589A4
Authority
EP
European Patent Office
Prior art keywords
nickel
layer
coating
substrate
plating
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
EP19850900535
Other languages
German (de)
French (fr)
Other versions
EP0167589A1 (en
Inventor
Douglas A Yates
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Schott Solar CSP Inc
Original Assignee
Mobil Solar Energy Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US06/681,003 external-priority patent/US4609565A/en
Application filed by Mobil Solar Energy Corp filed Critical Mobil Solar Energy Corp
Publication of EP0167589A1 publication Critical patent/EP0167589A1/en
Publication of EP0167589A4 publication Critical patent/EP0167589A4/en
Withdrawn legal-status Critical Current

Links

Classifications

    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C28/00Coating for obtaining at least two superposed coatings either by methods not provided for in a single one of groups C23C2/00 - C23C26/00 or by combinations of methods provided for in subclasses C23C and C25C or C25D
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/02Details
    • H01L31/0224Electrodes
    • H01L31/022408Electrodes for devices characterised by at least one potential jump barrier or surface barrier
    • H01L31/022425Electrodes for devices characterised by at least one potential jump barrier or surface barrier for solar cells
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/18Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof
    • H01L31/1804Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof comprising only elements of Group IV of the Periodic System
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02EREDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
    • Y02E10/00Energy generation through renewable energy sources
    • Y02E10/50Photovoltaic [PV] energy
    • Y02E10/547Monocrystalline silicon PV cells
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02PCLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
    • Y02P70/00Climate change mitigation technologies in the production process for final industrial or consumer products
    • Y02P70/50Manufacturing or production processes characterised by the final manufactured product

Definitions

  • This invention pertains to the manufacture of photovoltaic cells and more particularly to an improved low-cost method of fabricating poly- crystalline silicon solar cells wherein the damaged surface layer generated during hydrogen passivation is used as a plating mask for the final plating steps.
  • a common method of fabricating silicon solar cells has included the steps of forming a PN junction by diffusing a suitable dopant into the front side of a silicon wafer or ribbon, etching a grid effectrode pattern in a protective dielectric masking layer formed on that front surface, depositing a nickel plating on all silicon exposed by the etching, overplating the nickel with copper and tin, removing the remainder of the dielectric masking layer from the front surface, and providing an anti-reflection coating on the newly exposed portions of the front surface.
  • a process which, in a preferred embodiment as applied to the manufacture of silicon solar cells involves, inter alia, the following steps: (1) forming a thin grid electrode pattern of nickel (or similar material) on the front surface of a shallow-junction silicon rib ⁇ bon, (2) hydrogen passivating the junction side of the cell, (3) sintering the nickel to form in part a nickel silicide, (4) plating additional metal(s) onto the metal-covered portions of the cell, and (5) anti- reflection coating the exposed surface of the silicon. Thereafter, the silicon may be further processed, e.g. to prepare it for connection to electrical circuits.
  • the heating of the sample during passivation supplies energy for the nickel sintering step.
  • any plating mask initially used to define the front surface electrode grid pattern can be removed after an initial layer of metal has been plated onto the substrate. Passivation may now be accomplished upon an exposed base silicon layer, the passivation not only improving the electrical perfor ⁇ mance of the cell but also, in altering the surface layer, serving as a secondary plating mask for sub ⁇ sequent immersion plating steps.
  • passi ⁇ vation of the exposed silicon base may be accomplished prior to the application of base metals without the requirement of an additional masking step prior to immersion plating metallization. Further, applicant has also found that passivation can occur through thin layers of metals such as nickel. Thus, the silicon and nickel silicide under the initial thin nickel plating of a front electrode may be passivated.
  • the preferred embo ⁇ diment of the invention relates to the production of solar cells from EFG grown P-type silicon ribbon.
  • a partially finished cell 1 has a substrate 2, preferably formed from a P-type conductivity silicon ribbon, one side (hereafter the "front side") of which has been provided with a rela ⁇ tively shallow junction 4 (i.e., a junction of between about 3,000 and about 7,000 Angstrom units deep), an N-type conductivity region 6, and a mask 8.
  • Mask 8 is of a material (e.g., a dielectric) to which metals, such as nickel, will only poorly adhere, and is con ⁇ figured to expose portions of the front surface of substrate 2 in a pattern of a multi-fingered grid electrode (e.g., an electrode having the form illustrated in U.S. Patent 3,686,036).
  • the other side (hereafter the "rear side") of the substrate is pre ⁇ ferably provided with a layer 10 of .aluminum alloyed to the substrate and a P + region 12.
  • the P + region 12 preferably has a depth of from about 1 to about 5 microns.
  • Partially finished cell 1 may be fabricated by any of a number of means well known in the art.
  • junction 4 and region 6 may be formed in a P-type silicon substrate 2 by the diffusion of phosphorus, and mask 8 may be formed on the front sur ⁇ face thereof by photolithography or printing.
  • Layer 10 and P + region 12 may be formed by coating the rear side of the substrate with a layer of an aluminum past comprising aluminum powder in a volatile organic vehicle, such as terpineol, that can be removed by evaporation, and then heating the substrate to remove any volatile or pyrolyzable organic components of the paste and to alloy the aluminum to the substrate and form the P + region.
  • a volatile organic vehicle such as terpineol
  • other forms of substrate, junction, and rear electrode, and other methods of fabrication may equally well be employed to provide partially finished cell 1.
  • both sides of the substrate are first plated with nickel, an adhesive deposition of nickel forming a nickel layer 14 on the back side of the piece over the entire area of aluminum layer 10, while the adhesive deposi ⁇ tion of nickel on the front side forms a layer 16 directly on the surface of substrate 2 only on those areas exposed through mask 8.
  • Plating of the nickel layers 14 and 16 may be done in various ways. Preferably it is accomplished in accordance with a known electroless or immersion plating process, e.g., an immersion plating process like or similar to the one described in U.S. Patent No. 4,321,283 of Kirit Patel, et al.
  • electroless plating designates plating from a bath that contains a reducing agent without the use of an externally applied electric field
  • immersion plating means a pro ⁇ cess wherein an object is plated with a metal without the use of an externally applied electric field by immersing it in a plating bath that does not contain a reducing agent, and the plating involves a dis ⁇ placement reaction.
  • the cleaned silicon substrate surface is pre-activated with a suitable agent.
  • a suitable agent e.g. platinum chloride, stannous chloride-palladium chlroide, or other well known activators may be used, as described, for instance, in U.S. Patent No. 3,489,603.
  • both sides of the silicon ribbon are coated with a layer of nickel, preferably by immersion plating the ribbon in an aqueous bath as described in said U.S. Patent No. 4321283, or an aqueous bath of nickel sulfa ate and ammonium fluoride at a pH of about 2.9 and at approximately room temperature for a period of about 2 to 6 minutes.
  • mask 8 is stripped from substrate ⁇ 2. Depending on the nature of the mask, this may be accomplished in any of a number of well-known ways, as, for instance, by the use of a buffered etch. As a result of the mask removal, the front surface of substrate 2 is exposed through a grid pattern formed of nickel layer 16. Next, the cell is hydrogen passivated. A preferred method is to expose the front surface of substrate 2 (and nickel layer 16) to the hydrogen ion beam of a Kaufman-type (broad beam) ion source situated about 15 cm from the substrate.
  • a Kaufman-type (broad beam) ion source situated about 15 cm from the substrate.
  • This ion source is preferably operated at a pressure of between about 20 and 50 millitorr (of hydrogen) , with a hydro ⁇ gen flow rate on the order of about 25 to 40 s.c.c. per minute, with a potential of about 1700 volts d.c. between source and substrate, and with a beam current of between about 1 and 3 milliam ⁇ ere/cm.2 at the substrate.
  • An exposure time of between about 1 and about 4 minutes has been found adequate both to minimize the minority carrier recombination losses typically experienced with EFG-type silicon cells (providing a passivation zone some 20 to 80 microns deep, or about 100 times as deep as junction 4) while simultaneously providing an altered surface layer 18 approximately 200 Angstrom units deep on the exposed portions of substrate 2. It has also been found that using a mechanical shutter to pulse the ion beam on and off with about a 50% duty cycle results in a minimal temperature rise of the substrate during passivation.
  • altered surface layer 18 is not known. 'However, it is believed to be a damaged zone wherein the crystal structure has been somewhat disrupted, the silicon in part forming SiH or SiH2 with hydrogen from the ion beam, yet wherein the material is possibly amorphous. A small amount of carbon or one or more hydrocarbons within the vacuum system may be necessary for the formation of the desired altered surface layer.
  • the Kaufman ion source used was equipped with a graphite mounting stage about 5 inches (c. 13 cm) in diameter on which the substrates, typically 2 by 4 inches (5 by 10 cm) on a side, were centrally located.
  • the substrate is heated in an inert or a nitrogen atmosphere to a temperature and for a time sufficient to sinter the nickel layers and cause the nickel layer 16 on the front side of the substrate to react with the adjacent silicon to form a nickel sili ⁇ cide ohmic contact.
  • the substrate is preferably heated to a temperature of about 300'Q for between about 15 and about 40 minutes. This pro ⁇ vides a nickel silicide layer 20 with a depth of about 300 Angstrom units at the interface between nickel layer 16 and substrate 2.
  • the nickel layer 14 on the rear side forms an alloy with aluminum layer 10.
  • the temperature of this sintering step should not greatly exceed 300'C, as higher temperatures lead to excessive penetration of nickel layer 16 into the silicon.
  • This heat treatment if carried out in forming gas (95% nitrogen and 5% hydrogen) also appears to drive off hydrogen loosely bound to nickel layer 16, thereby enhancing subsequent plating adherence.
  • the nickel of layers 14 and 16 is subjected to etching with hot dilute nitric acid, followed by ultrasonic cleaning, to remove excess nickel from both sides of the substrate.
  • the nickel etch not only removes excess nickel but also removes some of the nickel - aluminum alloy formed on the rear side of the substrate during the sintering step.
  • layer 14 is characte ized by an nickel - aluminum alloy layer overlying aluminum electrode layer 10 while layer 16 is stripped to expose nickel silicide layer 20 corresponding to the preselected electrode grid pattern.
  • nickel silicide layer 20 and the nickel - aluminum alloy layer 14 are respectively further metallized with one or more layers 22 and 24 to provide suitable contacts.
  • altered surface layer 18 of substrate 2 acts as a plating mask to prevent metal fcom adhering to the surface of the substrate between the pattern of the already attached nickel silicide layer 20.
  • this additional metallization involves application of a second layer of nickel to layers 14 and 20.
  • the additional nickel layers are applied by immersion plating in the manner described above in connection with formation of nickel layers 14 and 16, since with immersion plating nickel will plate onto the layers 14 and 16 but not onto the altered surface 18.
  • one or more layers of copper are applied (by immersion plating and/or electroplating, by techniques well known in the art) to the exposed nickel on bot sides of the substrate so as to bond to the nickel layers and thereby protect them against oxidation and to insure a high conductivity.
  • No masking of the altered layer 18 is required for the copper plating since the copper will not adhe.re to the altered layer.
  • the device may be subjected to other treatments for known purposes, e.g., layers of tin and solder may be applied successively over the previously applied metal layers.
  • antirreflection coating 26 is applied to the front surface of the cell. This latter step may be accomplished by any of a number of known methods, such as by chemical vapor deposition or of, for instance, Ti ⁇ 2- Alternatively, anti- reflection coating 26 may be formed by the plasma deposition of silicon nitride.
  • the preferred method of prac ⁇ ticing the present invention comprises performing the individual steps set forth hereinabove in the pre ⁇ ferred mode described in detail for each step and in the sequence set forth.
  • the preferred method of the present invention comprises performing the individual preferred steps detailed supra, these steps being performed in the sequence just indicated.
  • the process described above has a number of other advantages. Firstly, in utilizing the substrate's altered surface layer generated during hydrogen passivation as a mask for subsequent plating by an immersion plating method, e.g., nickel plating as above-described, the method permits passivation of an exposed substrate prior to such later metallization. This allows passivation of a clean substrate (rather than passivation " through a plating mask layer), avoids "soft" or shorted cells (resulting from base metal igration during passivation) , and economizes the steps between passivation and subsequent metallization by immersion plating, as no further masking step is required.
  • an immersion plating method e.g., nickel plating as above-described
  • the hydrogen passi- vated area also serves as a mask to reject deposition of copper by immersion plating or electroplating. Additionally, by passivating through a thin layer of front electrode material, the substrate beneath the front electrodes may be passivated as well, provided the initial nickel layer is no more than about 750 Angstrom units thick. It will be appreciated also that the process of the present invention incorporates the passivation at a stage of cell fabrication where subsequent treatment of the cell will not adversely affect the effects of passivation.
  • the nickel sintering step is performed following passivation, it might also be performed just prior to passivation.
  • short ion beam exposures with or without thermal control of the substrate by an appropriate heat sink may be de ⁇ ireable to insure against migration of the nickel silicide to the junction.
  • Such control also produces ⁇ 2Si, rather than the other suicides (NiSi or NiSi2) , thereby incorporating less silicon per molecule of the sili- cide and insuring against complete penetration of the N + region by the silicide.
  • a baking step following passivation may be required to drive the losely bound hydrogen out of the nickel prior to further processing.
  • heating of the cell during passivation can be used to perform at least part of the nickel sintering step.
  • the method of the present invention makes use of the altere.d layer formed by hydrogen passivation to mask subsequent immersion nickel plating except on earlier plated nic .el
  • the method may be used with other metals than nickel.
  • the initial layer of the front surface electrodes on a shallow junction silicon device may be deposited by plating, in. various ways known to persons skilled in the art, any of a number of low reactivity materials capable of forming (preferably at a low temperature) an ohmic contact and serving as a barrier to the diffusion of copper or any other base metal deposited at a later stage.
  • Suitable metals for use with copper include palladium, platinum, cobalt, and rhodium, as well as nickel. While all of these materials form suicides, a silicide layer is not essential. It is important, however, that the initial metal layer adhere properly, serve as an ohmic contact, and act as a barrier to the migration of any metal deposited later, as well as not significantly migrating to the junction itself.
  • the process provided by this invention is not limited to the production of solar cells from EFG substrates.
  • cast polycrystal line substrates, epitaxial silicon on metallurgical grade silicon or fine grade polysilicon layers formed by chemical or physical vapor deposition can be used to form relatively high efficiency solar cells according to the present invention.
  • the process is applicable to single crystal silicon. Then, too, the process may be practiced with N-type as well as P-type material.

Abstract

A solar cell fabrication procedure which is characterized by (1) removal of the front surface electrode plating mask after preliminary metallization of the front surface electrodes, (2) a passivation step which, inter alia, results in the formation of an altered silicon substrate surface layer, and (3) use of the altered surface layer as a plating mask for subsequent metallization steps involving, for example, immersion plating of nickel and immersion plating of electroplating of copper.

Description

MEHOD OF ERBRIC3U3HG SOLftR CELLS BACKGROUND OF THE INVENTION
This application is a continuation in part of application Serial No. 659279, filed October 10, 1984, which is a continuation of application Serial No. 563061, filed December 19, 1983.
This invention pertains to the manufacture of photovoltaic cells and more particularly to an improved low-cost method of fabricating poly- crystalline silicon solar cells wherein the damaged surface layer generated during hydrogen passivation is used as a plating mask for the final plating steps.
Heretofore a common method of fabricating silicon solar cells has included the steps of forming a PN junction by diffusing a suitable dopant into the front side of a silicon wafer or ribbon, etching a grid efectrode pattern in a protective dielectric masking layer formed on that front surface, depositing a nickel plating on all silicon exposed by the etching, overplating the nickel with copper and tin, removing the remainder of the dielectric masking layer from the front surface, and providing an anti-reflection coating on the newly exposed portions of the front surface.
While these fabrication steps may be equally applied to both single crystal and polycrystalline silicon, cost considerations make it desirable to fabricate solar cells from the latter. However, as is well known, because of the minority carrier losses at grain boundaries, dislocations, and the like, the efficiencies achieved with polycrystalline silicon solar cells are generally poorer than those of mono- crystalline cells. This circumstance has been improved upon by introducing a monovalent element, such as hydrogen, into the structure so as to combine with the dangling bonds associated with the structural defects, thereby minimizing the minority carrier recombination loss.
As is known in the art, an important consideration in designing a cell processing sequence is that the combination of time and temperature in any step following the hydrogen passivation step should not cause the hydrogen introduced into the silicon to be diffused back out of the passivated substrate. Thus, for instance, it has been found that a hydrogen passi¬ vated cell subjected to a temperature of 600*C for one-half hour in a vacuum loses substantially all the bonded hydrogen and returns to its pre-passivation level, as evidenced by its observed electron beam induced current activity. It should be noted in this regard that the junction diffusion step in solar cell fabrication typically involves temperatures on the order of 900'C.
It has also been found that hydrogen passivation normally heats the cell to a high enough temperature to cause base metals, such as copper, to migrate through the junction, thereby causing a "soft" diode or a short circuit. As shown, for instance, by C. H. Seager, D. J. Sharp, J. K. G. Panitz, and R. V. D'Aiello in Journal of Vacuum Science and Technology, Vol. 20, no. 3, pp 430 - 435 (March 1982), passivation of polycrystalline silicon may be accomplished with a Kaufman-type ion source used to produce a hydrogen ion beam in the kilo electron volt energy range. Relatively short exposure times (e.g. between 0.5 and 4 minutes) in a high ion energy and flux (e.g. 1 to 3 milliamperes per square centimeter) range appear to be optimal. Such exposures generally result in the substrate temperature rising to at least approximately 275'C, if the substrate is carefully contacted to an appropriate heat sink. Otherwise, temperatures in excess of 400*C are readily achieved. It is impor¬ tant, however, that temperatures be limited to less than about 300*C to avoid rapid migration of base metals into the silicon matrix. However, manipulation of substrate and heat sink to effect thermal control during passivation easily becomes the rate limiting factor in high throughput processing with such ion sources. Consequently, it is desirable to avoid heat sinking in order to obtain a low cost, high throughput process. Additionally, for EFG-type silicon ribbon, which may be economically produced, surface irregu¬ larities make heat sinking difficult.
Additionally, hydrogen passivation is most effec¬ tive when the base silicon surface is exposed. Thus, any plating mask used to define the front surface grid electrode pattern should be removed prior to or added after passivation. OBJECTS OF THE INVENTION
Accordingly, it is an object of the present invention to provide a processing sequence for the fabrication of solar cells in which a hydrogen passi¬ vation step is incorporated after the high temperature processing steps yet before any base metals are incor¬ porated in the structure.
It is a further object of the present invention to incorporate the hydrogen passivation step so as to improve the passivation of the silicon and nickel silicide underlying the front electrode structure of a partially fabricated cell.
It is yet another object of the present invention to incorporate a hydrogen passivation step into the p'rocessing of EFG-type silicon ribbon into solar cells in such a way as to avoid the necessity of heat sinking the substrate during passivation.
BRIEF DESCRIPTION OF THE INVENTION
These and other objects are realized by a process which, in a preferred embodiment as applied to the manufacture of silicon solar cells involves, inter alia, the following steps: (1) forming a thin grid electrode pattern of nickel (or similar material) on the front surface of a shallow-junction silicon rib¬ bon, (2) hydrogen passivating the junction side of the cell, (3) sintering the nickel to form in part a nickel silicide, (4) plating additional metal(s) onto the metal-covered portions of the cell, and (5) anti- reflection coating the exposed surface of the silicon. Thereafter, the silicon may be further processed, e.g. to prepare it for connection to electrical circuits.
In an alternative process, the heating of the sample during passivation supplies energy for the nickel sintering step.
These fabrication sequences have several key characteristics. Firstly, applicant has discovered that during hydrogen passivation the impinging hydro¬ gen ions alter the surface of the silicon wafer in such a way as to impede the plating of metals by immersion plating onto the altered surface. As a con¬ sequence, any plating mask initially used to define the front surface electrode grid pattern can be removed after an initial layer of metal has been plated onto the substrate. Passivation may now be accomplished upon an exposed base silicon layer, the passivation not only improving the electrical perfor¬ mance of the cell but also, in altering the surface layer, serving as a secondary plating mask for sub¬ sequent immersion plating steps. As a result, passi¬ vation of the exposed silicon base may be accomplished prior to the application of base metals without the requirement of an additional masking step prior to immersion plating metallization. Further, applicant has also found that passivation can occur through thin layers of metals such as nickel. Thus, the silicon and nickel silicide under the initial thin nickel plating of a front electrode may be passivated.
Other objects of the invention will in part be obvious and will in part appear hereinafter. The invention accordingly comprises the several steps and the relation of one or more of such steps with respect to each of the others which are exemplified in the following detailed disclosure, and the scope of the application of which will be indicated in the claims.
BRIEF DESCRIPTION OF THE DRAWING
For a fuller understanding of the nature and objects of the present invention, reference should be had to the following detailed description which is to be considered together with the accompanying drawing which illustrates a number of the steps involved in making solar cells according to a preferred form of the invention.
Throughout the drawing, like reference numbers refer to similar structure.
In the drawing, the thicknesses and depths of the several coatings and regions are not shown to scale nor exactly in accordance with their relative propor¬ tions, for convenience of illustration.
DETAILED DESCRIPTION OF THE INVENTION Referring now to the drawing, the preferred embo¬ diment of the invention relates to the production of solar cells from EFG grown P-type silicon ribbon. For this embodiment, there is provided as a starting piece a partially finished cell 1. Partially finished cell 1 has a substrate 2, preferably formed from a P-type conductivity silicon ribbon, one side (hereafter the "front side") of which has been provided with a rela¬ tively shallow junction 4 (i.e., a junction of between about 3,000 and about 7,000 Angstrom units deep), an N-type conductivity region 6, and a mask 8. Mask 8 is of a material (e.g., a dielectric) to which metals, such as nickel, will only poorly adhere, and is con¬ figured to expose portions of the front surface of substrate 2 in a pattern of a multi-fingered grid electrode (e.g., an electrode having the form illustrated in U.S. Patent 3,686,036). The other side (hereafter the "rear side") of the substrate is pre¬ ferably provided with a layer 10 of .aluminum alloyed to the substrate and a P+ region 12. The P+ region 12 preferably has a depth of from about 1 to about 5 microns.
Partially finished cell 1 may be fabricated by any of a number of means well known in the art. For instance, junction 4 and region 6 may be formed in a P-type silicon substrate 2 by the diffusion of phosphorus, and mask 8 may be formed on the front sur¬ face thereof by photolithography or printing. Layer 10 and P+ region 12 may be formed by coating the rear side of the substrate with a layer of an aluminum past comprising aluminum powder in a volatile organic vehicle, such as terpineol, that can be removed by evaporation, and then heating the substrate to remove any volatile or pyrolyzable organic components of the paste and to alloy the aluminum to the substrate and form the P+ region. However, other forms of substrate, junction, and rear electrode, and other methods of fabrication, may equally well be employed to provide partially finished cell 1.
Starting with such a prefabricated piece, both sides of the substrate are first plated with nickel, an adhesive deposition of nickel forming a nickel layer 14 on the back side of the piece over the entire area of aluminum layer 10, while the adhesive deposi¬ tion of nickel on the front side forms a layer 16 directly on the surface of substrate 2 only on those areas exposed through mask 8.
Plating of the nickel layers 14 and 16 may be done in various ways. Preferably it is accomplished in accordance with a known electroless or immersion plating process, e.g., an immersion plating process like or similar to the one described in U.S. Patent No. 4,321,283 of Kirit Patel, et al. As used herein, the term "electroless plating" designates plating from a bath that contains a reducing agent without the use of an externally applied electric field, and the term "immersion plating" means a pro¬ cess wherein an object is plated with a metal without the use of an externally applied electric field by immersing it in a plating bath that does not contain a reducing agent, and the plating involves a dis¬ placement reaction.
As a preliminary step, the cleaned silicon substrate surface is pre-activated with a suitable agent. This pre-activation procedure is desirable since often the silicon surface will not itself sup¬ port the electroless plating process, and any nickel plated on an untreated surface generally adheres thereto only poorly. Preferably, gold chloride is used as the activating agent, although platinum chloride, stannous chloride-palladium chlroide, or other well known activators may be used, as described, for instance, in U.S. Patent No. 3,489,603. Thereafter, both sides of the silicon ribbon are coated with a layer of nickel, preferably by immersion plating the ribbon in an aqueous bath as described in said U.S. Patent No. 4321283, or an aqueous bath of nickel sulfa ate and ammonium fluoride at a pH of about 2.9 and at approximately room temperature for a period of about 2 to 6 minutes.
At this stage, mask 8 is stripped from substrate 2. Depending on the nature of the mask, this may be accomplished in any of a number of well-known ways, as, for instance, by the use of a buffered etch. As a result of the mask removal, the front surface of substrate 2 is exposed through a grid pattern formed of nickel layer 16. Next, the cell is hydrogen passivated. A preferred method is to expose the front surface of substrate 2 (and nickel layer 16) to the hydrogen ion beam of a Kaufman-type (broad beam) ion source situated about 15 cm from the substrate. This ion source is preferably operated at a pressure of between about 20 and 50 millitorr (of hydrogen) , with a hydro¬ gen flow rate on the order of about 25 to 40 s.c.c. per minute, with a potential of about 1700 volts d.c. between source and substrate, and with a beam current of between about 1 and 3 milliamρere/cm.2 at the substrate. An exposure time of between about 1 and about 4 minutes has been found adequate both to minimize the minority carrier recombination losses typically experienced with EFG-type silicon cells (providing a passivation zone some 20 to 80 microns deep, or about 100 times as deep as junction 4) while simultaneously providing an altered surface layer 18 approximately 200 Angstrom units deep on the exposed portions of substrate 2. It has also been found that using a mechanical shutter to pulse the ion beam on and off with about a 50% duty cycle results in a minimal temperature rise of the substrate during passivation.
The exact nature of altered surface layer 18 is not known. 'However, it is believed to be a damaged zone wherein the crystal structure has been somewhat disrupted, the silicon in part forming SiH or SiH2 with hydrogen from the ion beam, yet wherein the material is possibly amorphous. A small amount of carbon or one or more hydrocarbons within the vacuum system may be necessary for the formation of the desired altered surface layer. As initially installed, the Kaufman ion source used was equipped with a graphite mounting stage about 5 inches (c. 13 cm) in diameter on which the substrates, typically 2 by 4 inches (5 by 10 cm) on a side, were centrally located. In some cases, when a silicon mounting stage was substituted for the graphite stage, the altered layer formed did not perform as a plating mask as well as when the graphite stage was employed. On the basis of this, it has been hypothesized that carbon or hydrocarbon vapor formed by the impact of the hydrogen ion beam on the graphite stage may enhance the for mation of a dielectric layer on the surface of the substrate. Whatever its nature, it has been found that an altered surface layer 18 produced in accor¬ dance with this procedure with accelerating voltages between about 1400 and about 1700 volts and exposure times as short as 1 minute is sufficient to prevent subsequent immersion plating of the silicon substrate between nickel layers 16.
Next, the substrate is heated in an inert or a nitrogen atmosphere to a temperature and for a time sufficient to sinter the nickel layers and cause the nickel layer 16 on the front side of the substrate to react with the adjacent silicon to form a nickel sili¬ cide ohmic contact. For this purpose, the substrate is preferably heated to a temperature of about 300'Q for between about 15 and about 40 minutes. This pro¬ vides a nickel silicide layer 20 with a depth of about 300 Angstrom units at the interface between nickel layer 16 and substrate 2. The nickel layer 14 on the rear side forms an alloy with aluminum layer 10. The temperature of this sintering step should not greatly exceed 300'C, as higher temperatures lead to excessive penetration of nickel layer 16 into the silicon. This heat treatment, if carried out in forming gas (95% nitrogen and 5% hydrogen) also appears to drive off hydrogen loosely bound to nickel layer 16, thereby enhancing subsequent plating adherence.
Following this, the nickel of layers 14 and 16 is subjected to etching with hot dilute nitric acid, followed by ultrasonic cleaning, to remove excess nickel from both sides of the substrate. The nickel etch not only removes excess nickel but also removes some of the nickel - aluminum alloy formed on the rear side of the substrate during the sintering step. After the nickel etch step, layer 14 is characte ized by an nickel - aluminum alloy layer overlying aluminum electrode layer 10 while layer 16 is stripped to expose nickel silicide layer 20 corresponding to the preselected electrode grid pattern.
Thereafter nickel silicide layer 20 and the nickel - aluminum alloy layer 14 are respectively further metallized with one or more layers 22 and 24 to provide suitable contacts. In these metallization steps, altered surface layer 18 of substrate 2 acts as a plating mask to prevent metal fcom adhering to the surface of the substrate between the pattern of the already attached nickel silicide layer 20. Preferably but not necessarily, this additional metallization involves application of a second layer of nickel to layers 14 and 20. The additional nickel layers are applied by immersion plating in the manner described above in connection with formation of nickel layers 14 and 16, since with immersion plating nickel will plate onto the layers 14 and 16 but not onto the altered surface 18. Immediately thereafter, one or more layers of copper are applied (by immersion plating and/or electroplating, by techniques well known in the art) to the exposed nickel on bot sides of the substrate so as to bond to the nickel layers and thereby protect them against oxidation and to insure a high conductivity. No masking of the altered layer 18 is required for the copper plating since the copper will not adhe.re to the altered layer. Thereafter the device may be subjected to other treatments for known purposes, e.g., layers of tin and solder may be applied successively over the previously applied metal layers.
Following metallization, the cell edges (not shown) are trimmed, and an antirreflection coating 26 is applied to the front surface of the cell. This latter step may be accomplished by any of a number of known methods, such as by chemical vapor deposition or of, for instance, Tiθ2- Alternatively, anti- reflection coating 26 may be formed by the plasma deposition of silicon nitride.
By way of example, the preferred method of prac¬ ticing the present invention comprises performing the individual steps set forth hereinabove in the pre¬ ferred mode described in detail for each step and in the sequence set forth.
It will be understood that the preferred method of the present invention comprises performing the individual preferred steps detailed supra, these steps being performed in the sequence just indicated.
It has been determined that solar cells made according to the foregoing process from EFG grown ribbons show between a 10 and 20% increase in average efficiency. In addition, for this material the hydrogen passivation step has also been found to markedly narrow the distribution of cell efficiencies.
The process described above has a number of other advantages. Firstly, in utilizing the substrate's altered surface layer generated during hydrogen passivation as a mask for subsequent plating by an immersion plating method, e.g., nickel plating as above-described, the method permits passivation of an exposed substrate prior to such later metallization. This allows passivation of a clean substrate (rather than passivation" through a plating mask layer), avoids "soft" or shorted cells (resulting from base metal igration during passivation) , and economizes the steps between passivation and subsequent metallization by immersion plating, as no further masking step is required. It is to be noted that the hydrogen passi- vated area also serves as a mask to reject deposition of copper by immersion plating or electroplating. Additionally, by passivating through a thin layer of front electrode material, the substrate beneath the front electrodes may be passivated as well, provided the initial nickel layer is no more than about 750 Angstrom units thick. It will be appreciated also that the process of the present invention incorporates the passivation at a stage of cell fabrication where subsequent treatment of the cell will not adversely affect the effects of passivation.
It will be understood that a number of modifica¬ tions may be made to the process without departing from the scope of the invention herein descibed. Thus, while in the preferred embodiment the nickel sintering step is performed following passivation, it might also be performed just prior to passivation. In such a case, it will be appreciated that, for shallow junction cells, short ion beam exposures with or without thermal control of the substrate by an appropriate heat sink may be de≤ireable to insure against migration of the nickel silicide to the junction. Such control also produces Ϊ2Si, rather than the other suicides (NiSi or NiSi2) , thereby incorporating less silicon per molecule of the sili- cide and insuring against complete penetration of the N+ region by the silicide. It will also be understood that if nickel sintering is performed prior to passi¬ vation, a baking step following passivation may be required to drive the losely bound hydrogen out of the nickel prior to further processing.
It is also obvious that the heating of the cell during passivation can be used to perform at least part of the nickel sintering step.
Then too, while the preferred embodiment of the method of the present invention makes use of the altere.d layer formed by hydrogen passivation to mask subsequent immersion nickel plating except on earlier plated nic .el, the method may be used with other metals than nickel. For instance, as will be understood by those skilled in the art, the initial layer of the front surface electrodes on a shallow junction silicon device may be deposited by plating, in. various ways known to persons skilled in the art, any of a number of low reactivity materials capable of forming (preferably at a low temperature) an ohmic contact and serving as a barrier to the diffusion of copper or any other base metal deposited at a later stage. Suitable metals for use with copper include palladium, platinum, cobalt, and rhodium, as well as nickel. While all of these materials form suicides, a silicide layer is not essential. It is important, however, that the initial metal layer adhere properly, serve as an ohmic contact, and act as a barrier to the migration of any metal deposited later, as well as not significantly migrating to the junction itself.
Of course, the process provided by this invention is not limited to the production of solar cells from EFG substrates. Thus, for example, cast polycrystal line substrates, epitaxial silicon on metallurgical grade silicon or fine grade polysilicon layers formed by chemical or physical vapor deposition can be used to form relatively high efficiency solar cells according to the present invention. Further, the process is applicable to single crystal silicon. Then, too, the process may be practiced with N-type as well as P-type material.
Since these and other changes may be made in the above processes without departing from the scope of the invention herein involved, it is intended that all matter contained in the above description or shown in the accompanying drawing shall be interepreted in an illustrative and not a limiting sense.

Claims

WHAT IS CLAIMED IS;
1. A method of fabricating solid state semiconductor devices comprising in sequence the steps of:
(a) providing a silicon substrate having opposing first and second surfaces;
(b) exposing selected regions of said first sur¬ face to a hydrogen ion beam of an intensity and for a duration sufficient to form a surface layer on said first surface to which selected metals will only poorly adhere; and
(c) metallizing said first surface exclusive of said selected regions with at least one of said selected metals.
2. The method according to claim 1 and further including the step of forming a junction in said substrate adjacent said first surface.
3. The method according to claim 1 wherein said devices are photovoltaic and further including the step of applying an anti-reflection coating to said first surface.
4. Method according to claim 1 wherein said metallization is performed using a metal chosen from the group of metals including nickel, palladium, cobalt, platinum, and rhodium. 5. A method of fabricating solid state semiconductor devices comprising in sequence the steps θ£:
(a) providing a silicon substrate having opposing first and second surfaces and having a junction adja¬ cent said first surface and a plating mask exposing selected portions of said first surface;
(b) applying a coating of aluminum to said second sur ace;
(c) heating said silicon substrate to a tem¬ perature and for a time sufficient to cause the alumi¬ num of said coating of aluminum to alloy with said silicon substrate;
(d) applying a nickel coating to said selected portions of said first surface;
(e) removing said plating mask;
(f) exposing said first surface to a hydrogen ion beam of an intensity and for a duration sufficient to form a surface layer on said first surface to which selected conductive metals will only poorly adhere;
(g) sintering said nickel coating so that the nickel and silicon at said selected portions react to form nickel silicide at their interface; and
(n) coating said nickel and aluminum coatings with at least one layer of at least one of said conductive metals.
6. The method according to claim 5 wherein said at least one layer is applied by (a) contacting said nickel coating with an etchant to remove unbonded nickel, and (b) overcoating said nickel coating with copper.
7. The method according to claim 5 and further including the step of applying an anti-reflection coating to said first surface.
8. The method according to claim 5 wherein addi¬ tionally the exposure of said substrate to said hydro¬ gen ion beam is of sufficient time and intensity to decrease the minority carrier losses of said substrate.
9. A method of fabricating solid state semicon¬ ductor devices comprising in sequence the steps of:
(a) providing a silicon substrate having opposing first and second surfaces and having a junction adja¬ cent said first surface and a plating mask exposing selected portions of said first surface;
(b) applying a nickel coating to said selected portions of said first surface;
(c) removing said plating mask;
(d) exposing said first surface to a hydrogen ion beam of an intensity and for a duration sufficient to form a surface layer on said first surface to which metals will only poorly adhere;
(e) sintering said nickel coating so that the nicKei and silicon at said selected portions react to form nickel silicide at their interface; and
(f) coating said nickel coating with at least one additional conductive metal layer.
10. A method according to claim 9 wherein said at least one additional conductive metal layer comprises a nickel layer that is formed by an immersion plating process.
11. A method according to claim 10 wherein said plating process utilizes a bath comprising a nickel salt and fluoride ions.
12. A method according to claim 7 wherein said at least one additional conductive metal layer comprises a layer of copper formed by immersion plating or electroplating.
EP19850900535 1983-12-19 1984-12-14 Method of fabricating solar cells. Withdrawn EP0167589A4 (en)

Applications Claiming Priority (6)

Application Number Priority Date Filing Date Title
US56306183A 1983-12-19 1983-12-19
US65927984A 1984-10-10 1984-10-10
US659279 1984-10-10
US06/681,003 US4609565A (en) 1984-10-10 1984-12-13 Method of fabricating solar cells
US681003 1984-12-13
US563061 1990-08-06

Publications (2)

Publication Number Publication Date
EP0167589A1 EP0167589A1 (en) 1986-01-15
EP0167589A4 true EP0167589A4 (en) 1989-01-19

Family

ID=27415903

Family Applications (1)

Application Number Title Priority Date Filing Date
EP19850900535 Withdrawn EP0167589A4 (en) 1983-12-19 1984-12-14 Method of fabricating solar cells.

Country Status (9)

Country Link
EP (1) EP0167589A4 (en)
JP (1) JPS61500756A (en)
AU (1) AU574761B2 (en)
CH (1) CH669476A5 (en)
DE (1) DE3490612T1 (en)
GB (1) GB2162996B (en)
NL (1) NL8420338A (en)
SE (1) SE456624B (en)
WO (1) WO1985002939A1 (en)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
AU574431B2 (en) * 1983-12-19 1988-07-07 Mobil Solar Energy Corp. Proton milling as a form of plating mask
US4650695A (en) * 1985-05-13 1987-03-17 Mobil Solar Energy Corporation Method of fabricating solar cells
NL2009382C2 (en) 2012-08-29 2014-03-18 M4Si B V Method for manufacturing a solar cell and solar cell obtained therewith.

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4152824A (en) * 1977-12-30 1979-05-08 Mobil Tyco Solar Energy Corporation Manufacture of solar cells
US4343830A (en) * 1980-11-13 1982-08-10 Motorola, Inc. Method for improving the efficiency of solar cells having imperfections
US4347264A (en) * 1975-09-18 1982-08-31 Solarex Corporation Method of applying contacts to a silicon wafer and product formed thereby
WO1985002942A1 (en) * 1983-12-19 1985-07-04 Mobil Solar Energy Corporation Method of fabricating solar cells

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4004044A (en) * 1975-05-09 1977-01-18 International Business Machines Corporation Method for forming patterned films utilizing a transparent lift-off mask
US4214966A (en) * 1979-03-20 1980-07-29 Bell Telephone Laboratories, Incorporated Process useful in the fabrication of articles with metallized surfaces
US4224084A (en) * 1979-04-16 1980-09-23 Rca Corporation Method and structure for passivating a semiconductor device
US4289381A (en) * 1979-07-02 1981-09-15 Hughes Aircraft Company High selectivity thin film polarizer
US4261762A (en) * 1979-09-14 1981-04-14 Eaton Corporation Method for conducting heat to or from an article being treated under vacuum
JPS6059994B2 (en) * 1979-10-09 1985-12-27 三菱電機株式会社 Method for forming fine patterns on aluminum film or aluminum alloy film
JPS5821324A (en) * 1981-07-30 1983-02-08 Agency Of Ind Science & Technol Pretreatment of metal surface substrate for semiconductor thin film growth added with hydrogen
DE3490611T1 (en) * 1983-12-19 1985-11-28 Mobil Solar Energy Corp., Waltham, Mass. Process for the production of solar cells

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4347264A (en) * 1975-09-18 1982-08-31 Solarex Corporation Method of applying contacts to a silicon wafer and product formed thereby
US4152824A (en) * 1977-12-30 1979-05-08 Mobil Tyco Solar Energy Corporation Manufacture of solar cells
US4343830A (en) * 1980-11-13 1982-08-10 Motorola, Inc. Method for improving the efficiency of solar cells having imperfections
WO1985002942A1 (en) * 1983-12-19 1985-07-04 Mobil Solar Energy Corporation Method of fabricating solar cells

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
APPLIED PHYSICS LETTERS, vol. 36, no. 10, 15th May 1980, pages 831-833, American Institute of Physics, New York, US; C.H. SEAGER et al.: "Improvement of polycrystalline silicon solar cells with grain-boundary hydrogenation techniques" *
See also references of WO8502939A1 *

Also Published As

Publication number Publication date
JPS61500756A (en) 1986-04-17
SE456624B (en) 1988-10-17
NL8420338A (en) 1985-11-01
SE8503833D0 (en) 1985-08-16
DE3490612T1 (en) 1985-11-28
GB2162996B (en) 1987-08-12
AU3888685A (en) 1985-07-12
GB8515901D0 (en) 1985-07-24
AU574761B2 (en) 1988-07-14
CH669476A5 (en) 1989-03-15
EP0167589A1 (en) 1986-01-15
WO1985002939A1 (en) 1985-07-04
GB2162996A (en) 1986-02-12
SE8503833L (en) 1985-08-16

Similar Documents

Publication Publication Date Title
US4557037A (en) Method of fabricating solar cells
US4612698A (en) Method of fabricating solar cells
US4609565A (en) Method of fabricating solar cells
US5258077A (en) High efficiency silicon solar cells and method of fabrication
US4152824A (en) Manufacture of solar cells
EP0134232B1 (en) Method of fabricating solar cells
US5011567A (en) Method of fabricating solar cells
US4321283A (en) Nickel plating method
US5010040A (en) Method of fabricating solar cells
CN1030498A (en) Method with fabricating solar cells with silicon nitride coating
US4691077A (en) Antireflection coatings for silicon solar cells
EP0325606B1 (en) Method of fabricating solar cells with anti-reflection coating
AU574761B2 (en) Method of fabricating solar cells
US4650695A (en) Method of fabricating solar cells
AU573696B2 (en) Ion milling
AU574431B2 (en) Proton milling as a form of plating mask
JPS61500757A (en) How to manufacture solar cells
GB2107741A (en) Electroless plating of nickel onto silicon
JPS61500755A (en) How to manufacture solar cells

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

17P Request for examination filed

Effective date: 19850725

AK Designated contracting states

Designated state(s): FR

A4 Supplementary search report drawn up and despatched

Effective date: 19890119

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE APPLICATION HAS BEEN WITHDRAWN

17Q First examination report despatched

Effective date: 19900927

18W Application withdrawn

Withdrawal date: 19901012

R18W Application withdrawn (corrected)

Effective date: 19901012

RIN1 Information on inventor provided before grant (corrected)

Inventor name: YATES, DOUGLAS, A.