EP0161319A1 - Apparatus for controlling writing and reading in relation to graphic memory - Google Patents
Apparatus for controlling writing and reading in relation to graphic memory Download PDFInfo
- Publication number
- EP0161319A1 EP0161319A1 EP84903820A EP84903820A EP0161319A1 EP 0161319 A1 EP0161319 A1 EP 0161319A1 EP 84903820 A EP84903820 A EP 84903820A EP 84903820 A EP84903820 A EP 84903820A EP 0161319 A1 EP0161319 A1 EP 0161319A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- bit
- graphic
- cpu
- data
- rams
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G5/00—Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
- G09G5/02—Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the way in which colour is displayed
- G09G5/022—Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the way in which colour is displayed using memory planes
Definitions
- the present invention relates to a write/read control unit for a graphic memories in a color graphic display.
- the method 1) is small in the amount of hardware required but needs at least two cycles of operation of the CPU for the one-bit write, and hence has the defect of low processing speed.
- the method 2) permits the modification of one bit in one cycle of the CPU but requires very complex hardware, and hence is costly.
- An object of the present invention is to make it possible to modify one bit in one cycle of the CPU simply by the additional provision of a small amount of hardware.
- the graphic memory write/read control unit writes data, bit by bit, into graphic memories for red, green and blue pictures, each having a capacity of N x M bits, and reads out data therefrom in units of M bits.
- the graphic memories for red, green and blue pictures each comprise an RAM group of an M-bit output which includes M RAMs each having a one-bit output and a 1 x N bit capacity.
- the graphic memories for red, green and blue pictures are assigned the same address spacer, and different one-bit data lines of a data bus of the CPU are connected to all the RAMs of the graphic memories for red, green and blue pictures.
- the aforementioned bitwise data write is effected specifying one bit of each RAM of each graphic memory by a CPU address and by sending a write signal to an arbitrary one of the M RAMs by a part of the CPU address.
- Fig. 1 is a block diagram illustrating the principal part of an example of the hardware structure of the write/ read control unit according to the present invention
- Figs. 2 and 3 are diagrams showing the relationships between respective areas of RAMs 2 0 to 2 7 and display positions on the display screen
- Fig. 4 is a diagram showing examples of signal waveform occurring at respective parts in Fig. 1
- Fig. 5 is a folwchart showing an example of processing by a CPU 8 for writing graphic data into graphic memories 1R, 1G and 1B
- Fig. 6 is a diagram showing an example of the data format of the CPU
- Fig. 7 is a block diagram illustrating an embodiment of a timing gererator 14.
- reference numeral 1R indicates a graphic memory for a red picture
- 1G a graphic memory for a green picture
- 1B a graphic memory for a blue color, each of which is provided with eight RAMs 2 0 to 2 7 each having a capacity of 1 x N bits.
- These graphic memories have the same address space.
- Fig. 1 only the graphic memory 1R for a red color picture is shown to have the eight RAMs 2 0 to 2 - for convenience sake, but the other graphic memories 1R and 1B also have the eight RAMs.
- the outputs of the graphic memories 1R, 1G and 1B are eight-bit, that is, one bit is o obtained from each of the RAMs 2 0 to 2 7 and a total of eight bits are set in each of shift registers 3R, 3G and 3B. For example, if the respective output bits of the RAMs 2 0 to 2 7 are numbered, as shown in Fig. 2, then each of a total of 8 x N bits corresponds, on a display screen 4, to one of areas shown in Fig. 3, for instance.
- Bits (for example, 0 to 7, 8 to 15, etc.) at the same locations in the RAMs 2 0 to 2 7 are read out by one of addresses for display which are applied via multiplexer 6 from a CRT controller 5, and the eight bits are simultaneously set in each of the shift registers 3R, 3G and 3B and then input as red, green and blue video signals, in the form of serial data, by a dot clock dc (the frequency of which is eight times higher than that of a clock for counting up a display address counter) from the CRT controller 5, via AND circuits 7R, 7G and 7B into a CPU not shown.
- dc the frequency of which is eight times higher than that of a clock for counting up a display address counter
- a signal f input into each of the AND circuits 7R, 7G and 7B from the CRT controller 5 is a signal which is a "0" only during the horizontal flyback period and is a gate signal which causes the red, green and blue video signals to be output only during the display period.
- the data input to the RAMs 2 0 to 2 7 is effected by zeroth, first and second biys (a0), (a l ) and (a 2 ) of a data bus 9 of a CPU 8 in connection with the graphic memories 1R, 1G and 1B for red, green and blue pictures, respectively. Namely, in any of the graphic memories, only a rewrite of one-bit data is effected in one cycle of operation of the CPU 8.
- Reference numerals 10R, 10G and 10B indicate drivers.
- Addressing and sending of a write signal for writing one-bit data from the CPU 8 into the RAMs 2 0 to 2 7 are carried out in the following manner: Of a 16-bit address bus 11 of the CPU 8, zeroth to second bits (a 0 , a 1 and a2), i.e. a total of three bits, are provided to a RAM selector 12 and, for example, 10 bits of the remaining bits are applied to the multiplexer 6. The addressing of each graphic memory is effected by the CPU address that is input via the multiplexer 6.
- the RAM selector 12 is further supplied with a signal d from an address decoder 13 and a signal c from a timing generator 14, and the AND signal of the signasls d and c is provided on any one of eight output lines 12 0 to 12 7 . It is dependent upon the contents of the three low-order bits (a 2 , a 1 and a o ) to which output line the above AND signal is output.
- the eight output lines 12 0 to 12 7 are each connected to one of write terminals of the RAMs 2 0 to 2 7 of each of the graphic memories 1R, 1G and 1B.
- the address decoder 13 decodes address information on the address bus 11 and makes the signal d a "1" when the CPU is to access the graphic memories 1R, 1G and 1B, and makes a signal e a "1" when the CPU is to access the CRT controller 5.
- the address decoder 13 can be constituted by an AND circuit which, assuming that the address space of each of the graphic memories 1R, 1G and 1B is F0000 to FFFF, makes the signal d a "1" when four bits of addresses al6 to a19 of the CPU all go to "is”, and an AND circuit which makes the signal e a "1" when the address space of the CRT controller is accessed.
- the timing generator 14 when receiving the write signal from the CPU 8, makes the signal c a "1" in tne write cycle of the RAMs 2 0 ro 2 7 immediately thereafter. Furthermore, the timing generator 14 outputs a signal a to the multiplexer 6 and a signal b to the shift registers 3R, 3G and 3B.
- the signal a is to make a distinction between the cycle of reading out data from the graphic memories 1R, 1G and 1B and the cycle of writing thereinto data from the CPU 8, and by this signal a, the output of the multiplexer 6 is switched between the side of the address bus 9 of the CPU and the side of the CRT controller 5.
- a signal b is a strobe signal by which eight-git data read out of the graphic memories 1R, 1G and 1B is latched in the shift registers 3R, 3G and 3B, respectively.
- the timing generator 14 can be arranged, for instance, as shown in Fig 7.
- an octal counter 70 is counted up by the dot clock dc and outputs Q 1 , Q 2 and Q 3 of its three low-orqer bits are taken out.
- the outputs Q 1 to Q 3 are provided to an AND circuit 71, the output of which is used as the signal b.
- the signal Q 3 becomes the signal a.
- the dot clock dc is applied to the clock terminals of flip-flops 73 and 74 as well.
- the write signal and the output of the AND circuit 71 are ANDed by an.AND circuit 72, the output of which is input to the set terminal S of the flip-flop 73.
- the output Q of the flop-flop 73 is connected to the set terminal S of the flip-flop 74, the inverting output Q of the flip-flop 73 is connected to the reset terminal R of the flip-flop 74 and the output Q of the flip-flop 74 is connected to the reset terminal R of the flip-flop 73.
- the output Q of the flip-flop 74 is used as the signal c.
- Fig. 4 shows timing charts of the dot clock which serves as shift pulses of the shift registers 3R, 3G and 3B, a word clock for counting up the display address, the output of the multiplexer 6, the input to each of the graphic memories 1R, 1G and 1B, the output of each of the graphic memories 1R, 1G and 1B, the signals a, b and c and the write signal from the CPU 8.
- the contents of the graphic memories 1R, 1G and 1B are read out by steps of eight bits and the write cycle occurs in the interval between the read cycles.
- Fig. 5 is a flowchart showing an example of processing by the CPU 8 for writing graphic data into the graphic memories 1R, 1G and 1B.
- the creation of a graphic form starts with deciding the color in which the graphic form is to be cisplayed.
- the following information is stored in three low-order bits of an eight-bit register such as an internal register of the CPU. That is, as shown in Fig. 6, red information is set in the least significant bit a 0 , green information in the next bit a 1 and blue information in the next bit a 2 .
- the data of the above register is written into an address of the concerned one of the RAMs 2 0 to 2 7 .
- a write signal is produced, as shown in Fig. 4, after which the three low-order bits of the CPU address are made, for example, (0, 0, 1) so as to select the output line 12 1 and the address being applied to the multiplexer 6 is set so that the second area of the RAM 2 1 is selected.
- data (00000001) is provided on the data bus 9.
- the multiplexer 6 when the multiplexer 6 is changed over by the signal a, the contents of the graphic memories 1R, 1G and 1B are read out by steps of eight bits and the data of the RAM 2 1 is read out and displayed in at least one scanning period of the display screen.
- a write/read control unit which writes, bit by bit, data into graphic memories for red, green and blue pictures, each having a capacity of N x M bits, and reads out therefrom the data by steps of M bits
- the graphic memories for red, green and blue pictures are each formed by a RAM group of an M-bit output which includes M RAMs each having a one-bit output and a 1 x N bit capacity and since the graphic memories for red, green and blue pictures are assigned the same address space, it is possible to specify, by one addressing from a CPU, eight bits of the same addresses of the graphic memories for red, green and blue pictures.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Controls And Circuits For Display Device (AREA)
- Image Generation (AREA)
Abstract
Description
- The present invention relates to a write/read control unit for a graphic memories in a color graphic display.
- In general color graphic displays, since one bit of a graphic memory corresponds to one picture element on the display screen, the preparation'of graphic data in the graphic memory calls for a bitwise data write. Conventionally, this bitwise processing is accomplished by such methods as follows:
- 1) A processor (CPU) reads out data from the graphic memory byte by byte, modifies the concerned bit in the byte and writes the data again into the graphic memory byte by byte. ,
- 2) Hardware commonly referred to as a bit operation circuit is provided between the CPU and the graphic memory for effecting the read, modification and write mentioned above in 1).
- However, the method 1) is small in the amount of hardware required but needs at least two cycles of operation of the CPU for the one-bit write, and hence has the defect of low processing speed. The method 2) permits the modification of one bit in one cycle of the CPU but requires very complex hardware, and hence is costly.
- An object of the present invention is to make it possible to modify one bit in one cycle of the CPU simply by the additional provision of a small amount of hardware.
- Briefly stated, the graphic memory write/read control unit according to the present invention writes data, bit by bit, into graphic memories for red, green and blue pictures, each having a capacity of N x M bits, and reads out data therefrom in units of M bits. The graphic memories for red, green and blue pictures each comprise an RAM group of an M-bit output which includes M RAMs each having a one-bit output and a 1 x N bit capacity. The graphic memories for red, green and blue pictures are assigned the same address spacer, and different one-bit data lines of a data bus of the CPU are connected to all the RAMs of the graphic memories for red, green and blue pictures. The aforementioned bitwise data write is effected specifying one bit of each RAM of each graphic memory by a CPU address and by sending a write signal to an arbitrary one of the M RAMs by a part of the CPU address.
- Fig. 1 is a block diagram illustrating the principal part of an example of the hardware structure of the write/ read control unit according to the present invention; Figs. 2 and 3 are diagrams showing the relationships between respective areas of RAMs 20 to 27 and display positions on the display screen; Fig. 4 is a diagram showing examples of signal waveform occurring at respective parts in Fig. 1; Fig. 5 is a folwchart showing an example of processing by a
CPU 8 for writing graphic data intographic memories - In Fig. 1,
reference numeral 1R indicates a graphic memory for a red picture, 1G a graphic memory for a green picture and 1B a graphic memory for a blue color, each of which is provided with eight RAMs 20 to 27 each having a capacity of 1 x N bits. These graphic memories have the same address space. In Fig. 1 only thegraphic memory 1R for a red color picture is shown to have the eight RAMs 20 to 2- for convenience sake, but the othergraphic memories graphic memories shift registers display screen 4, to one of areas shown in Fig. 3, for instance. The reason for this is as follows: Bits (for example, 0 to 7, 8 to 15, etc.) at the same locations in the RAMs 20 to 27 are read out by one of addresses for display which are applied viamultiplexer 6 from aCRT controller 5, and the eight bits are simultaneously set in each of theshift registers CRT controller 5, viaAND circuits 7R, 7G and 7B into a CPU not shown. Incidentally, a signal f input into each of theAND circuits 7R, 7G and 7B from theCRT controller 5 is a signal which is a "0" only during the horizontal flyback period and is a gate signal which causes the red, green and blue video signals to be output only during the display period. - The data input to the RAMs 20 to 27 is effected by zeroth, first and second biys (a0), (al) and (a2) of a
data bus 9 of aCPU 8 in connection with thegraphic memories CPU 8.Reference numerals - Addressing and sending of a write signal for writing one-bit data from the
CPU 8 into the RAMs 20 to 27 are carried out in the following manner: Of a 16-bit address bus 11 of theCPU 8, zeroth to second bits (a0, a1 and a2), i.e. a total of three bits, are provided to aRAM selector 12 and, for example, 10 bits of the remaining bits are applied to themultiplexer 6. The addressing of each graphic memory is effected by the CPU address that is input via themultiplexer 6. On the other hand, theRAM selector 12 is further supplied witha signal d from anaddress decoder 13 and a signal c from a timing generator 14, and the AND signal of the signasls d and c is provided on any one of eightoutput lines 120 to 127. It is dependent upon the contents of the three low-order bits (a2, a1 and ao) to which output line the above AND signal is output. The eightoutput lines 120 to 127 are each connected to one of write terminals of the RAMs 20 to 27 of each of thegraphic memories graphic memories address decoder 13 decodes address information on the address bus 11 and makes the signal d a "1" when the CPU is to access thegraphic memories CRT controller 5. Theaddress decoder 13 can be constituted by an AND circuit which, assuming that the address space of each of thegraphic memories - The timing generator 14, when receiving the write signal from the
CPU 8, makes the signal c a "1" in tne write cycle of the RAMs 20 ro 27 immediately thereafter. Furthermore, the timing generator 14 outputs a signal a to themultiplexer 6 and a signal b to theshift registers graphic memories CPU 8, and by this signal a, the output of themultiplexer 6 is switched between the side of theaddress bus 9 of the CPU and the side of theCRT controller 5. A signal b is a strobe signal by which eight-git data read out of thegraphic memories shift registers - The timing generator 14 can be arranged, for instance, as shown in Fig 7. In Fig. 7, an
octal counter 70 is counted up by the dot clock dc and outputs Q1, Q2 and Q3 of its three low-orqer bits are taken out. The outputs Q1 to Q3 are provided to an AND circuit 71, the output of which is used as the signal b. The signal Q3 becomes the signal a. The dot clock dc is applied to the clock terminals of flip-flops circuit 72, the output of which is input to the set terminal S of the flip-flop 73. The output Q of the flop-flop 73 is connected to the set terminal S of the flip-flop 74, the inverting output Q of the flip-flop 73 is connected to the reset terminal R of the flip-flop 74 and the output Q of the flip-flop 74 is connected to the reset terminal R of the flip-flop 73. The output Q of the flip-flop 74 is used as the signal c. - Fig. 4 shows timing charts of the dot clock which serves as shift pulses of the
shift registers multiplexer 6, the input to each of thegraphic memories graphic memories CPU 8. As shown in Fig. 4, the contents of thegraphic memories - Next, a description will be given of the operation of the unit illustrated in Fig. 1. Fig. 5 is a flowchart showing an example of processing by the
CPU 8 for writing graphic data into thegraphic memories - Display color black 000 Display color red 001
- Display color green 010 Display color blue 100
- Display color yellow Oil Display color magenta 101
- Display color cyan 110 Display color white 111
- Next, the data of the above register is written into an address of the concerned one of the RAMs 20 to 27. For instance, in the case of displaying a red dot at one point on the display screen, if the area of the graphic memory corresponding to that point is a second area (numbered 9 in Fig. 2) of the RAM 21 then a write signal is produced, as shown in Fig. 4, after which the three low-order bits of the CPU address are made, for example, (0, 0, 1) so as to select the
output line 121 and the address being applied to themultiplexer 6 is set so that the second area of the RAM 21 is selected. Then data (00000001) is provided on thedata bus 9. Since the least significant bit of thedata bus 9 is connected to thegraphic memory 1R for red picture, as mentioned previously, data"l" is stored in the second area of the RAM 21. At this time, a "1" is stored in each of second areas of thegraphic memories - On On the other hand, when the
multiplexer 6 is changed over by the signal a, the contents of thegraphic memories - As described above, according to the present invention, in grapnic memory a write/read control unit which writes, bit by bit, data into graphic memories for red, green and blue pictures, each having a capacity of N x M bits, and reads out therefrom the data by steps of M bits, since the graphic memories for red, green and blue pictures are each formed by a RAM group of an M-bit output which includes M RAMs each having a one-bit output and a 1 x N bit capacity and since the graphic memories for red, green and blue pictures are assigned the same address space, it is possible to specify, by one addressing from a CPU, eight bits of the same addresses of the graphic memories for red, green and blue pictures. Furthermore, since different one-bit data lines of the CPU are connected to all the RAMs of the graphic memories for red, green and blue pictures and since the abovesaid bitwise data write is effected by specifying one bit of each RAM of each graphic memory by a CPU address and by sending a write signal to an arbitrary one of the M RAMs by a part of the CPU address, it is possible to write data bit by bit from the CPU and to specify the display color simultaneously with the data write. Thus the present invention makes it possible to modify one bit of each graphic memory in one cycle of the CPU simply by the additional provision of a small amount of hardware.
Claims (1)
- A graphic memory write/read control unit which writes, bit by bit, data in graphic memories for red, green and blue pictures and reads out therefrom the data in units of M bits, characterized in that the graphic memories for red, green and blue pictures each comprise a RAM group of an M-bit output which includes M RAMs each having a one-bit output and a 1 x N bit capacity; the graphic memories for red, green and blue pictures are assigned the same address space; different one-bit data lines of a data bus of a CPU are connected to all the RAMs of the graphic memories for red, green and blue pictures; and the bitwise data write is effected by specifying one bit of each RAM of each graphic memory by a CPU address and by sending a write signal to an arbitrary one of the M RAMs by a part of the CPU address.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP199571/83 | 1983-10-25 | ||
JP58199571A JPS6090387A (en) | 1983-10-25 | 1983-10-25 | Writing/reading controller for graphic memory |
Publications (3)
Publication Number | Publication Date |
---|---|
EP0161319A1 true EP0161319A1 (en) | 1985-11-21 |
EP0161319A4 EP0161319A4 (en) | 1986-04-02 |
EP0161319B1 EP0161319B1 (en) | 1989-11-02 |
Family
ID=16410041
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP84903820A Expired EP0161319B1 (en) | 1983-10-25 | 1984-10-22 | Apparatus for controlling writing and reading in relation to graphic memory |
Country Status (4)
Country | Link |
---|---|
EP (1) | EP0161319B1 (en) |
JP (1) | JPS6090387A (en) |
DE (1) | DE3480363D1 (en) |
WO (1) | WO1985002050A1 (en) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6067989A (en) * | 1983-09-26 | 1985-04-18 | 株式会社日立製作所 | Image display circuit |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5329033A (en) * | 1976-08-31 | 1978-03-17 | Victor Co Of Japan Ltd | Display unit |
EP0085480A2 (en) * | 1982-01-13 | 1983-08-10 | Europel Systems (Electronics) Ltd. | Improvements in or relating to video display systems |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE3141882A1 (en) * | 1981-10-22 | 1983-05-05 | Agfa-Gevaert Ag, 5090 Leverkusen | DYNAMIC WRITING AND READING MEMORY DEVICE |
JPH05329033A (en) * | 1992-06-02 | 1993-12-14 | Toyota Motor Corp | Constraining device for rod expansion and shift |
-
1983
- 1983-10-25 JP JP58199571A patent/JPS6090387A/en active Pending
-
1984
- 1984-10-22 WO PCT/JP1984/000503 patent/WO1985002050A1/en active IP Right Grant
- 1984-10-22 DE DE8484903820T patent/DE3480363D1/en not_active Expired
- 1984-10-22 EP EP84903820A patent/EP0161319B1/en not_active Expired
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5329033A (en) * | 1976-08-31 | 1978-03-17 | Victor Co Of Japan Ltd | Display unit |
EP0085480A2 (en) * | 1982-01-13 | 1983-08-10 | Europel Systems (Electronics) Ltd. | Improvements in or relating to video display systems |
Non-Patent Citations (1)
Title |
---|
See also references of WO8502050A1 * |
Also Published As
Publication number | Publication date |
---|---|
JPS6090387A (en) | 1985-05-21 |
DE3480363D1 (en) | 1989-12-07 |
WO1985002050A1 (en) | 1985-05-09 |
EP0161319B1 (en) | 1989-11-02 |
EP0161319A4 (en) | 1986-04-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP0197412B1 (en) | Variable access frame buffer memory | |
JP3385135B2 (en) | On-screen display device | |
US4236228A (en) | Memory device for processing picture images data | |
EP0139932B1 (en) | Apparatus for generating the display of a cursor | |
JPH0375873B2 (en) | ||
US4620186A (en) | Multi-bit write feature for video RAM | |
JP2579362B2 (en) | Screen display device | |
US4626839A (en) | Programmable video display generator | |
EP0165441B1 (en) | Color image display apparatus | |
EP0161319B1 (en) | Apparatus for controlling writing and reading in relation to graphic memory | |
EP0105724B1 (en) | Data write arrangement for color graphic display unit | |
US5467109A (en) | Circuit for generating data of a letter to be displayed on a screen | |
US4788536A (en) | Method of displaying color picture image and apparatus therefor | |
US5699077A (en) | Screen display circuit | |
US4647923A (en) | True object generation system and method for a video display generator | |
US4291306A (en) | Figure displaying device | |
US4780708A (en) | Display control system | |
RU1795510C (en) | Device for representing information onto the screen of cathode-ray tube | |
JPS645314B2 (en) | ||
JP3077272B2 (en) | Image display method | |
JPS63251864A (en) | Display device | |
JPS6024586A (en) | Display data processing circuit | |
JPS604988A (en) | Image display | |
JPH0418048Y2 (en) | ||
EP0121810A2 (en) | Microprocessor |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17P | Request for examination filed |
Effective date: 19850704 |
|
AK | Designated contracting states |
Designated state(s): DE FR GB |
|
A4 | Supplementary search report drawn up and despatched |
Effective date: 19860402 |
|
17Q | First examination report despatched |
Effective date: 19881123 |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): DE FR GB |
|
REF | Corresponds to: |
Ref document number: 3480363 Country of ref document: DE Date of ref document: 19891207 |
|
ET | Fr: translation filed | ||
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
26N | No opposition filed | ||
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: FR Payment date: 19931011 Year of fee payment: 10 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: GB Payment date: 19931012 Year of fee payment: 10 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: DE Payment date: 19931021 Year of fee payment: 10 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: GB Effective date: 19941022 |
|
GBPC | Gb: european patent ceased through non-payment of renewal fee |
Effective date: 19941022 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: FR Effective date: 19950630 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: DE Effective date: 19950701 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: ST |